## 

FT 5000 Smart Transceiver FT-X3 Communications Transformer

The Next-Generation Free Topology Smart Transceiver



The FT 5000 Smart Transceiver is our next-generation chip for smart networks. It's also a key product in the LONWORKS<sup>®</sup> 2.0 platform—the next generation of LONWORKS products designed to greatly increase the power and capability of LONWORKS enabled devices, all while lowering development and node costs.

The FT 5000 Smart Transceiver integrates a high-performance Neuron<sup>®</sup> Core with a free topology twisted-pair transceiver. Combined with the new low-cost FT-X3 Communications Transformer and inexpensive serial memory, the FT 5000 Smart Transceiver provides a lowercost, higher-performance LONWORKS solution than those based on previous-generation FT Smart Transceivers.

### **FEATURES**

- 3.3V operation.
- Higher-performance Neuron<sup>®</sup> Core internal system clock scales up to 80MHz.
- Substantial device price reduction.
- Serial interface for inexpensive external EEPROM and flash non-volatile memories.
- Supports up to 254 Network Variables (NVs) and 127 aliases.
- Low-cost surface mount FT-X3 Communications Transformer.
- User-programmable interrupts provide faster response time to external events.
- Includes hardware UART with 16-byte receive and transmit FIFOs.
- 7 mm x 7 mm 48-pin QFN package.
- Supports polarity-insensitive free topology star, daisy chain, bus, loop, or mixed topology wiring.
- Compliant with TP/FT-10 channels using FT 3120<sup>®</sup>/FT 3150<sup>®</sup> Smart Transceivers and FTT-10/FTT-10A/ LPT-10/LPT-11 Transceivers.
- 12 I/O pins with 35 programmable standard I/O modes.
- Supports up to 42KB of application code space.
- 64KB RAM (44KB user-accessible) and 16KB ROM on-chip memories.

- Unique 48-bit Neuron ID in every device for network installation and management.
- Very high common-mode noise immunity.
- -40°C to +85°C operating temperature range.

#### DESCRIPTION

The FT 5000 Smart Transceiver includes three independent 8-bit logical processors to manage the physical MAC layer, the network, and the user application. These are called the Media-Access Control (MAC) processor, the network (NET) processor, and the application (APP) processor, respectively (see Figure 1). At higher system clock rates, there is also a fourth processor to handle interrupts. The FT 5000 Smart Transceiver supports polarity-insensitive cabling using a star, bus, daisy-chain, loop, or combination topology (see Figure 2). Thus, installers don't have to follow a strict set of wiring rules imposed by other networking technologies. Instead, they can install wiring in the fastest and most cost-effective manner, thereby saving time and money. Free topology wiring also simplifies network expansion by eliminating restrictions on wire routing, splicing, and device placement.



Figure 2: Free Topology Network Configurations

The FT-X3 Communications Transformer is a surface mount communications transformer that's compatible with both the FT 5000 Smart Transceiver



Figure 1: FT 5000 Smart Transceiver Chip

and the previous-generation FT 3120/ FT 3150 Smart Transceivers. The FT-X3 Communications Transformer provides equivalent noise immunity to both the FT-X1 and FT-X2 Communication Transformers, the previous-generation communication transformers. However, the FT-X3 Communications Transformer is not pin-compatible with the FT-X2 Communication Transformer (which is also a surface mount transformer). The FT 5000 Smart Transceiver can also be used with the FT-X1 and FT-X2 Communication Transformers.

#### **Backward Compatibility**

The FT 5000 Smart Transceiver is fully compliant with the TP/FT-10 channel and can communicate with devices that use Echelon's FTT-10/FTT-10A Transceivers, FT 3120/FT 3150 Smart Transceivers, or LPT-10/LPT-11 Link Power Transceivers.

The Neuron Core in the FT 5000 Smart Transceiver uses the same instruction set and architecture as the previousgeneration Neuron Core, but with two new additional instructions for hardware multiplication and division. It's backward compatible with applications written for the Series 3100 Neuron Core. However, applications written for the Series 3100 Neuron Core must be recompiled with the NodeBuilder<sup>®</sup> FX Development Tool or the Mini FX Evaluation Kit before they can be used with the FT 5000 Smart Transceiver.

The FT 5000 Smart Transceiver uses Neuron firmware Version 19. Older firmware versions are not compatible. The Neuron firmware is pre-programmed into the on-chip ROM. The FT 5000 Smart Transceiver can also be configured to read newer firmware from external memories, allowing the firmware to be upgraded over time.

#### **Enhanced Performance**

**Faster system clock.** The internal system clock for the FT 5000 Smart Transceiver can be user-configured to run from 5MHz to 80MHz. The required external crystal provides a 10MHz clock frequency, and an internal PLL boosts the frequency to a maximum of 80MHz as the internal system clock speed. The previousgeneration Neuron 3120/3150 Core divided the external oscillator frequency by two to create the internal system clock. An FT 5000 Smart Transceiver running with an 80MHz internal clock is thus 16 times faster than a 10MHz Neuron 3120/3150 Core.

The 5MHz system clock mode in the FT 5000 Smart Transceiver provides backward compatibility to support timecritical applications running on the 10MHz FT 3150 or FT 3120 Smart Transceiver.

The Neuron Core inside the FT 5000 Smart Transceiver includes a builtin hardware multiplier and divider to increase the performance of arithmetic operations.

#### Support for more network variables.

Because it uses Neuron system firmware Version 19, the FT 5000 Smart Transceiver supports applications with up to 254 network variables and 127 aliases for Neuron hosted devices (devices without another host microprocessor). A Series 3100 Neuron Chip or Smart Transceiver with Neuron firmware Version 15 or earlier supports up to 62 network variables and 62 aliases for Neuron hosted devices.

Interrupts. The FT 5000 Smart Transceiver lets developers define application interrupts to handle asynchronous events triggered by selected state changes on any of the 12 I/O pins, by on-chip hardware timercounter units, or by an on-chip highperformance hardware system timer. An application uses the Neuron C interrupt() clause to define the interrupt condition and the interrupt task that handles the condition. The Neuron C program runs the interrupt task whenever the interrupt condition is met. See the Neuron C Programmer's Guide for more information about writing interrupt tasks and handling interrupts.

JTAG. The FT 5000 Smart Transceiver provides an interface for the Institute of Electrical and Electronics Engineers (IEEE) Standard Test Access Port and Boundary-Scan Architecture (IEEE 1149.1-1990) of the Joint Test Action Group (JTAG) to allow a Series 5000 chip to be included in the boundaryscan chain for device production tests. A Boundary Scan Description Language (BSDL) file for the FT 5000 Smart Transceiver can be downloaded from Echelon's Web site.

#### I/O Pins and Counters

The FT 5000 Smart Transceiver provides 12 bidirectional I/O pins that are 5V-tolerant and can be configured to operate in one or more of 35 predefined standard input/output modes. The chip also has two 16-bit timer/counters that reduce the need for external logic and software development.

#### **Memory Architecture**

The FT 5000 Smart Transceiver memory architecture is very different from that in the previous-generation FT Smart Transceivers and Neuron Chips. It has 16KB of ROM and 64KB (44KB useraccessible) of RAM on the chip. It has no on-chip non-volatile memory (EEPROM or flash) for application use. Each chip, however, contains its unique Neuron identifier (Neuron ID) in an on-chip, non-volatile, read-only memory.

The FT 5000 Smart Transceiver uses a serial memory interface for external non-volatile memories (EEPROM or flash). The application code and configuration data are stored in the external nonvolatile memory (NVM) and copied into the internal RAM during device reset; the instructions then execute from internal RAM. Writes to NVM are shadowed in the internal RAM and pushed out to external NVM by the system firmware (see Figure 2). The application does not need to manage NVM directly.

**External memories supported.** The FT 5000 Smart Transceiver supports two serial interfaces for accessing off-chip, non-volatile memories: serial Inter-Integrated Circuit (I2C) and serial peripheral interface (SPI). EEPROM devices can use either the I2C interface or the SPI interface; flash memory devices must use the SPI interface.

External serial EEPROMs and flash devices, which are inexpensive and come in very small form factors, are available from multiple vendors.

The FT 5000 Smart Transceiver requires at least 2KB of off-chip memory available in an EEPROM device to store the configuration data. The application code can be stored either in the EEPROM (by using a larger-capacity EEPROM device) or in a flash memory device used in addition to the EEPROM. Thus, the external memory for the FT 5000 Smart Transceiver has one of the configurations listed in Table 1:

| Configu-   | EEPI                             | ROM | Flash | Comments                                                                                                                                            |
|------------|----------------------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| ration     | l <sup>2</sup> C                 | SPI | SPI   | comments                                                                                                                                            |
| 1          | 5                                |     |       | A single I <sup>2</sup> C EEPROM<br>memory device,<br>from 2KB to 64KB<br>in size.                                                                  |
| 2          | $\mathbf{\overline{\mathbf{A}}}$ |     | V     | One I <sup>2</sup> C EEPROM (at<br>least 2KB in size, up<br>to 64KB in size, but<br>the system uses only<br>the first 2KB of the<br>EEPROM memory). |
|            |                                  |     |       | One SPI flash<br>memory device.                                                                                                                     |
| 3          |                                  | V   |       | A single SPI<br>EEPROM memory<br>device, from 2KB to<br>64KB in size.                                                                               |
| 4          |                                  | V   | V     | One SPI EEPROM (at<br>least 2KB in size, up<br>to 64KB in size, but<br>the system uses only<br>the first 2KB of the<br>EEPROM memory).              |
| Table 4. 4 |                                  |     |       | One SPI flash<br>memory device.                                                                                                                     |

 Table 1: Allowed External Memory Device

 Configurations

As Table 1 shows, the FT 5000 Smart Transceiver supports using a single EEPROM memory device, or a single EEPROM memory device plus a single flash memory device.

If the FT 5000 Smart Transceiver detects an external flash memory device, the flash memory represents the entire user non-volatile memory for the device. That is, any additional EEPROM memory beyond the mandatory 2KB is not used.

**Using the I<sup>2</sup>C interface.** When using the I<sup>2</sup>C interface for external EEPROM, the FT 5000 Smart Transceiver is always the master I<sup>2</sup>C device (see Figure 3). The clock speed supported for the I<sup>2</sup>C serial memory interface is 400kHz (fast I<sup>2</sup>C mode). The I<sup>2</sup>C memory device must specify I<sup>2</sup>C address 0. Both 1-byte and 2-byte address modes are supported, but 3-byte addressing mode is not.



Figure 3: Using the I<sup>2</sup>C Interface for External NVM EEPROM Memory

Using the SPI interface. The FT 5000

Smart Transceiver is always the master SPI device; any external NVM devices are always slave devices. The FT 5000 Smart Transceiver can support up to two SPI slave devices from the serial memory interface: one EEPROM device at CSO~ and one flash device at CS1~ (see Figure 4). The FT 5000 Smart Transceiver supports 2-byte addressing mode for SPI EEPROM devices, but does not support 3-byte addressing. The FT 5000 Smart Transceiver runs the SPI protocol from the serial memory interface at 2.5MHz and supports SPI Mode 0. In Mode 0, the base value of the clock is zero; the data is read on the clock's rising edge and changed on the clock's falling edge. Most external NVMs support SPI Mode 0 and 3.



Figure 4: Using the SPI Interface for External NVM Memories

Using both I<sup>2</sup>C and SPI interfaces. Figure 5 shows an FT 5000 Smart Transceiver that includes both an I<sup>2</sup>C memory device (a 2KB EEPROM device) and a SPI memory device (a flash memory device). Although both EEPROM and flash memory share the SDA CS1~ pin, there is no conflict because only one of them can be active at a time. SDA is an active high signal and CS1~ is an active low signal. While small applications could use EEPROM both for application code and configuration data, larger applications might find it economical to use a small EEPROM for configuration data and a flash device for application code. The choice between EEPROM and flash can be affected by multiple factors, including:

- Use of a single external memory versus two memories.
- Cost comparison between a large EEPROM device and a combination of a small EEPROM and large flash devices.
- Use of non-volatile variables by the application, which can require a large number of writes to the device.



Figure 5: Using both I<sup>2</sup>C and SPI Interfaces for External NVM Memories

Memory devices supported. The FT 5000 Smart Transceiver supports any EEPROM device that uses the SPI or I<sup>2</sup>C protocol, and meets the clock speed and addressing requirements described above. While all EEPROM devices have a uniform write procedure, flash devices from various manufacturers differ slightly in their write procedure. Thus, a small library routine is stored in the external EEPROM device that helps the system write successfully to the external flash device. Echelon has qualified the following SPI flash memory devices for use with the FT 5000 Smart Transceiver:

- Atmel<sup>®</sup> AT25F512B 512-Kilobit 2.7-volt Minimum SPI Serial Flash Memory.
- Numonyx<sup>™</sup> M25P05-A 512-Kbit, serial flash memory, 50MHz SPI bus interface.
- Silicon Storage Technology SST25VF512A 512 Kbit SPI Serial Flash.

Additional devices may be qualified in the future.

**Memory map.** A Neuron C device has a memory map of 64KB. A Neuron C application program uses this memory map to organize its memory and data access. The memory map is a logical view of device memory, rather than a physical view, because the chip's processors only directly access RAM. The memory map divides the FT 5000 Smart Transceiver's physical 64KB RAM into the following types of logical memory, as shown in Figure 6:

- System firmware image (stored in on-chip ROM or external NVM).
- On-chip RAM or NVM. Memory ranges for each are configurable within the device hardware template. The non-volatile memory represents the area shadowed from external NVM into the RAM.
- On-chip RAM for stack segments and RAMNEAR data.

- Mandatory external EEPROM that holds configuration data and non-volatile application variables.
- Reserved space for system use.

If a 64KB external serial EEPROM or flash device is used, the maximum allowed size of application code is 42KB as defined by extended NVM area in the memory map. Additional 16KB of the remaining space can hold an external system firmware image, in case firmware upgrade is required.



Figure 6: FT 5000 Smart Transceiver Memory Map

**Programming memory devices.** Because the FT 5000 Smart Transceiver does not have any on-chip user-accessible NVM, only the external serial EEPROM or flash devices need to be programmed with the application and configuration data. The memory devices can be programmed in any of the following ways:

- In-circuit programming on the board.
- Over the network.
- Pre-programming before soldering on the board.

#### **Noise Immunity**

A LonWorks device based on the FT 5000 Smart Transceiver is composed of two components: the FT 5000 Smart Transceiver and an external communications transformer (the FT-X3). The transformer enables operation in the presence of high frequency common-mode noise on unshielded twisted-pair networks. Properly designed devices can meet the rigorous Level 3 requirements of EN 61000-4-6 without the need for a network isolation choke. The transformer also offers outstanding immunity from magnetic noise, eliminating the need for protective magnetic shields in most applications.

The FT 5000 Smart Transceiver and the FT-X3 Communications Transformer are designed to be used as a pair, and therefore must be implemented together in all designs. No transformer other than the FT-X3 (or FT-X1 or FT-X2) communications transformer may be used with the FT 5000 Smart Transceiver or the smart transceiver warranty will be void.

#### **Migration Considerations**

Most device designs that use the previous-generation FT 3120/3150 Smart Transceiver can transition to the FT 5000 Smart Transceiver. However, because the two generations have different supply voltage and memory architecture, hardware redesign of the boards is required to transition to the FT 5000 Smart Transceiver.

See the Series 5000 Chip Data Book for more information about migrating device designs for FT 3120/3150 Smart Transceivers to the FT 5000 Smart Transceiver.

#### **End-to-End Solutions**

A typical FT 5000 Smart Transceiverbased device requires a power source, crystal, external memory, and an I/O interface to the device being controlled (see Figure 7 for a typical FT 5000 Smart Transceiver-based device).



LonWorks TP/FT-10 Channel

#### Figure 7: Typical LonWorks based Device

Echelon provides all of the building blocks required to successfully design and field cost-effective, robust products based on the FT 5000 Smart Transceivers. Our end-to-end solutions include a comprehensive set of development tools, network interfaces, routers, and network tools. In addition, pre-production design review services, training, and worldwide technical support (including onsite support) are available through our LonSupport<sup>™</sup> technical assistance program.

# FT 5000 Smart Transceiver IC Pin Configuration



Figure 8: FT 5000 Smart Transceiver Pinout

#### FT 5000 Smart Transceiver IC Pin Descriptions

All digital inputs are low-voltage transistortransistor logic (LVTTL) compatible, low leakage, 5V-tolerant. All digital outputs are slew-rate limited to reduce Electromagnetic Interference (EMI) concerns.

| Pin<br>Name | Pin<br>Number | Туре                                    | Description                                               |
|-------------|---------------|-----------------------------------------|-----------------------------------------------------------|
| SVC~        | 1             | Digital I/O                             | Service<br>(active low)                                   |
| 100         | 2             | Digital I/O                             | IOO for I/O Objects                                       |
| 101         | 3             | Digital I/O                             | IO1 for I/O Objects                                       |
| 102         | 4             | Digital I/O                             | IO2 for I/O Objects                                       |
| 103         | 5             | Digital I/O                             | IO3 for I/O Objects                                       |
| VDD1V8      | 6             | Power (from internal voltage regulator) |                                                           |
| 104         | 7             | Digital I/O                             | IO4 for I/O Objects                                       |
| VDD3V3      | 8             | Power                                   | 3.3 V Power                                               |
| 105         | 9             | Digital I/O                             | IO5 for I/O Objects                                       |
| 106         | 10            | Digital I/O                             | IO6 for I/O Objects                                       |
| 107         | 11            | Digital I/O                             | I07 for I/O Objects                                       |
| 108         | 12            | Digital I/O                             | IO8 for I/O Objects                                       |
| 109         | 13            | Digital I/O                             | IO9 for I/O Objects                                       |
| 1010        | 14            | Digital I/O                             | IO10 for I/0<br>Objects                                   |
| 1011        | 15            | Digital I/O                             | IO11 for I/O<br>Objects                                   |
| VDD1V8      | 16            | Power                                   | 1.8 V Power Input<br>(from internal<br>voltage regulator) |
| TRST~       | 17            | Digital<br>Input                        | JTAG Test Reset<br>(active low)                           |
| VDD3V3      | 18            | Power                                   | 3.3 V Power                                               |
| тск         | 19            | Digital<br>Input                        | JTAG Test Clock                                           |

| Pin<br>Name | Pin<br>Number | Туре                | Description                                                                              |  |
|-------------|---------------|---------------------|------------------------------------------------------------------------------------------|--|
| TMS         | 20            | Digital<br>Input    | JTAG Test<br>Mode Select                                                                 |  |
| TDI         | 21            | Digital<br>Input    | JTAG Test<br>Data In                                                                     |  |
| TDO         | 22            | Digital<br>Output   | JTAG Test<br>Data Out                                                                    |  |
| XIN         | 23            | Oscillator<br>In    | Crystal oscillator<br>Input                                                              |  |
| XOUT        | 24            | Oscillator<br>Out   | Crystal oscillator<br>Output                                                             |  |
| VDDPLL      | 25            | Power               | 1.8 V Power Input<br>(from internal<br>voltage regulator)                                |  |
| GNDPLL      | 26            | Power               | Ground                                                                                   |  |
| VOUT1V8     | 27            | Power               | 1.8 V Power<br>Output (of internal<br>voltage regulator)                                 |  |
| RST~        | 28            | Digital I/O         | Reset (active low)                                                                       |  |
| VIN3V3      | 29            | Power               | 3.3 V input to<br>internal voltage<br>regulator                                          |  |
| VDD3V3      | 30            | Power               | 3.3 V Power                                                                              |  |
| AVDD3V3     | 31            | Power               | 3.3 V Power                                                                              |  |
| NETN        | 32            | Communi-<br>cations | Network Port<br>(polarity<br>insensitive)                                                |  |
| AGND        | 33            | Ground              | Ground                                                                                   |  |
| NETP        | 34            | Communi-<br>cations | Network Port<br>(polarity<br>insensitive)                                                |  |
| NC          | 35            | N/A                 | Do Not Connect                                                                           |  |
| GND         | 36            | Ground              | Ground                                                                                   |  |
| TXON        | 37            | Digital I/O         | TxActive for<br>optional network<br>activity LED                                         |  |
| RXON        | 38            | Digital I/O         | RxActive for<br>optional network<br>activity LED                                         |  |
| CP4         | 39            | N/A                 | Do Not Connect                                                                           |  |
| CSO~        | 40            | Digital I/O         | SPI slave<br>select 0 (CSO~,<br>active low) (for<br>external memory<br>connection only)  |  |
| VDD3V3      | 41            | Power               | 3.3 V Power                                                                              |  |
| VDD3V3      | 42            | Power               | 3.3 V Power                                                                              |  |
|             |               |                     | I <sup>2</sup> C: serial data (SDA)                                                      |  |
| SDA_CS1~    | 43            | Digital I/O         | SPI: slave<br>select 1 (CS1~,<br>active low) (for<br>external memory<br>connection only) |  |
| VDD1V8      | 44            | Power               | 1.8 V Power Input<br>(from internal<br>voltage regulator)                                |  |
| SCL         | 45            | Digital I/O         | l <sup>2</sup> C: serial<br>clock (SCL) (for<br>external memory<br>connection only)      |  |

| Pin<br>Name | Pin<br>Number | Туре          | Description                                                                             |
|-------------|---------------|---------------|-----------------------------------------------------------------------------------------|
| MISO        | 46            | Digital I/O   | SPI master input,<br>slave output<br>(MISO) (for<br>external memory<br>connection only) |
| SCK         | 47            | Digital I/O   | SPI serial clock<br>(SCK) (for<br>external memory<br>connection only)                   |
| MOSI        | 48            | Digital I/O   | SPI master<br>output, slave<br>input (MOSI) (for<br>external memory<br>connection only) |
| PAD         | 49            | Ground<br>Pad | Ground                                                                                  |

Table 2: FT 5000 Smart Transceiver Pin Description

#### **Electrical Characteristics** FT 5000 Smart Transceiver Operating Conditions

| Param-<br>eter <sup>1</sup> | Description                                               | Minimum | Typical                                 | Maximum                                   |
|-----------------------------|-----------------------------------------------------------|---------|-----------------------------------------|-------------------------------------------|
| V <sub>dd3</sub>            | Supply<br>voltage                                         | 3.00 V  | 3.3 V                                   | 3.60 V                                    |
| T <sub>A</sub>              | Ambient<br>temperature                                    | -40° C  |                                         | +85° C                                    |
| f <sub>xin</sub>            | XIN clock<br>frequency <sup>2</sup>                       | -       | 10,0000<br>MHz                          | -                                         |
|                             | Current<br>consumption<br>in receive<br>mode <sup>3</sup> |         |                                         |                                           |
| I <sub>dd3-rx</sub>         | 5MHz<br>10MHz<br>20MHz<br>40MHz<br>80MHz                  |         | 9 mA<br>9 mA<br>15 mA<br>23 mA<br>38 mA | 15 mA<br>15 mA<br>23 mA<br>33 mA<br>52 mA |
| I <sub>DD3-TX</sub>         | Current<br>consumption<br>in                              |         | I <sub>DD3-RX</sub> +<br>15 mA          | I <sub>DD3-RX</sub><br>+ 18               |
|                             | transmit<br>mode <sup>3,4</sup>                           |         |                                         | mA                                        |

### Table 3: FT 5000 Smart Transceiver Operating Conditions

Notes

- 1. All parameters assume nominal supply voltage (VDD3 =  $3.3 V \pm 0.3 V$ ) and operating temperature (TA between -40°C and +85°C), unless otherwise noted.
- 2. See Clock Requirements in the Series 5000 Chip Data Book for more detailed information about the XIN clock frequency.
- 3. Assumes no load on digital I/O pins, and that the I/O lines are not switching.
- Current consumption in Transmit mode represents a peak value rather than a continuous usage value because a Series 5000 device does not typically transmit data continuously.

#### Input/Output Pin Characteristics

The digital I/O pins (IOO–IO11) have LVTTL-level inputs. Pins IOO–IO7 also have low-level-detect latches. The RST~ and SVC~ pins have internal pull-ups, and the RST~ pin has hysteresis.

Table 4 below lists the characteristics of the digital I/O pins, which include IOO-IO11 and the other digital pins listed in Table 2.

| Param-<br>eter <sup>1</sup> | Description                                    | Minimum              | Maximum              |
|-----------------------------|------------------------------------------------|----------------------|----------------------|
| V <sub>OH</sub>             | Output drive high at<br>I <sub>OH</sub> = 8 mA | 2.4 V                | $V_{\rm dd3}$        |
| V <sub>ol</sub>             | Output drive low at<br>I <sub>oL</sub> = 8 mA  | GND                  | 0.4 V                |
| V <sub>IH</sub>             | Input high level                               | 2.0 V                | 5.5 V                |
| V                           | Input low level                                | GND                  | 0.8 V                |
| V <sub>HYS</sub>            | Input hysteresis for<br><b>RST</b> ~ pin       | 50 mV                | 150 mV               |
| I <sub>IN</sub>             | Input leakage<br>current                       | -                    | 10 µA                |
| R <sub>pu</sub>             | Pullup resistance <sup>2</sup>                 | $13  \text{k}\Omega$ | $23  \text{k}\Omega$ |
| I <sub>PU</sub>             | Pullup current when<br>pin at 0 V <sup>2</sup> | 130 µA               | 275 µA               |

## Table 4: FT 5000 Smart TransceiverDigital Pin Characteristics

Notes

- All parameters assume nominal supply voltage (VDD3 = 3.3 V ± 0.3 V) and operating temperature (TA between -40°C and +85°C), unless otherwise noted.
- 2. Applies to RST~ and SVC~ pins only.

#### Recommended FT 5000 Smart Transceiver Pad Layout



Figure 9: FT 5000 Smart Transceiver Pad Layout

## FT 5000 Smart Transceiver IC Mechanical Specification



## Figure 10: FT 5000 Smart Transceiver IC Mechanical Specifications

#### Notes

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances conform to ASME Y14.5M.-1994.
- 3. Package warpage max. 0.08 mm.
- 4. Package corners unless otherwise specified are R0.175±0.025 mm.

#### FT-X3 Communications Transformer Pin Descriptions





| Pin Name | Pin Number | Description                                       |
|----------|------------|---------------------------------------------------|
| NETP     | 1          | NETP connection from<br>FT 5000 Smart Transceiver |
| CTP1     | 2          | Center tap primary 1                              |
| CTS2     | 3          | Center tap secondary 2                            |
| NETA     | 4          | NETA connection to<br>LonWorks network            |
| CTP2     | 5          | Center tap primary 2                              |
| NETN     | 6          | NETN connection from<br>FT 5000 Smart Transceiver |
| NETB     | 7          | NETB connection to<br>LonWorks network            |
| CTS1     | 8          | Center tap secondary 1                            |





Figure 12: FT-X3 Communications Transformer Electrical Connection Schematic (winding connections are made on the PCB)

#### Recommended FT-X3 Communications Transformer Pad Layout

The FT-X3 Communications Transformer is rotationally symmetric. Hence, the transformer package does not have a marking for Pin 1.



## Figure 13: FT-X3 Transformer SMT Layout Pad Pattern

Recommendation: Add vias to the ends of each pin pad connection (just outside of the SMT pad rectangles) to provide additional mechanical support for the transformer.

#### FT-X3 Communications Transformer Mechanical Specification





#### **SPECIFICATIONS**

Data Communications Type Differential Manchester encoding.

Network Polarity Polarity insensitive.

Isolation between Network and FT 5000 IC 0-60Hz, 60 seconds: 1,000Vrms; 0-60Hz, continuous: 277Vrms<sup>1</sup>.

#### EMI

Designed to comply with FCC Part 15 Level B and EN55022 Level B.

#### ESD

Designed to comply with EN 61000-4-2, Level 4.

Radiated Electromagnetic Susceptibility Designed to comply with EN 61000-4-3, Level 3.

Fast Transient/Burst Immunity Designed to comply with EN 61000-4-4, Level.

Surge Immunity Designed to comply with EN 61000-4-5, Level 3.

**Conducted RF Immunity** Designed to comply with EN 61000-4-6, Level 3.

Safety Approvals (FT-X3 Communication Transformer) Under test (e-mail LonSupport@echelon.com for latest information).

**Transmission Speed** 78 kilobits per second.

Number of Transceivers per Segment Up to 64.

#### **Network Wiring**

24 to 16AWG twisted pair; see Series 5000 Chip Data Book or Junction Box and Wiring Guidelines engineering bulletin for qualified cable types. Network Length in Free Topology<sup>2</sup>

500m (1,640 feet) maximum total wire with no repeaters. 500m (1,640 feet) maximum device-todevice distance.

Network Length in Doubly-terminated Bus Topology<sup>2</sup> 2700m (8,850 feet) with no repeaters.

Maximum Stub Length in Doublyterminated Bus Topology 3m (9.8 feet).

#### **Network Termination**

One terminator in free topology; two terminators in bus topology (more details in Series 5000 Chip Data Book).

**Power-down Network Protection** High impedance when unpowered.

**Operating Temperature** -40 to 85 °C

**Operating Humidity** 25-90% RH @50 °C, non-condensing.

Non-operating Humidity 95% RH @ 50 °C, non-condensing.

Vibration 1.5g peak-to-peak, 8Hz-2kHz

#### Mechanical Shock

100g (peak).

#### **Reflow Soldering Temperature Profile**

Refer to Joint Industry Standard document *IPC/JEDEC J-STD-020D.1* (March 2008).

Peak Reflow Soldering Temperature

260°C (FT 5000 Smart Transceiver). 245°C (FT-X3 Communications Transformer).

Notes

- 1. Safety agency hazardous voltage barrier requirements are not supported.
- 2. Network segment length varies, depending on wire type. See Junction Box and Wiring Guidelines engineering bulletin for detailed specifications.

#### **ORDERING INFORMATION**

FT 5000 Smart Transceiver 14235R-2000

FT-X3 Communications Transformer 14255R-400



Copyright © 2007-2010, Echelon Corporation. Echelon, LowWorks, Neuron, 3120, 3150, and NodeBuilder are trademarks of Echelon Corporation registered in the United States and/or other countries. LonSupport is a trademark of Echelon Corporation. Other trademarks belong to their respective holders. P/N 003-0457-01C