

RUMENTS

# MSP430 SoC with RF Core

## FEATURES

www.ti.com

- True System-on-Chip (SoC) for Low-Power Wireless Communication Applications
- Wide Supply Voltage Range: 1.8 V to 3.6 V
- **Ultralow Power Consumption:** •
  - CPU Active Mode (AM): 160 µA/MHz
  - Standby Mode (LPM3 RTC Mode):2.0 µA
  - Off Mode (LPM4 RAM Retention): 1.0 µA
  - Radio in RX: 15 mA, 250 kbps, 915 MHz
- MSP430<sup>™</sup> System and Peripherals
  - 16-Bit RISC Architecture, Extended Memory, 50-ns Instruction Cycle Time
  - Wake-Up From Standby Mode in Less Than 6 µs
  - Flexible Power Management System with **SVS and Brownout**
  - Unified Clock System with FLL
  - 16-Bit Timer TA0, Timer A with Five **Capture/Compare Registers**
  - 16-Bit Timer TA1, Timer A with Three Capture/Compare Registers
  - Hardware Real-Time Clock
  - Two Universal Serial Communication Interfaces
    - USCI\_A0 supporting UART, IrDA, SPI
    - USCI B0 supporting I<sup>2</sup>C, SPI
  - 12-Bit A/D Converter With Internal Reference, Sample-and-Hold, and Autoscan Features (Only CC430F613x and CC430F513x)
  - Comparator
  - Integrated LCD Driver With Contrast Control for up to 96 Segments (Only CC430F61xx)
  - 128-bit AES Security Encryption/Decryption Coprocessor
  - 32-Bit Hardware Multiplier
  - Three-Channel Internal DMA
  - Serial Onboard Programming, No External **Programming Voltage Needed**
  - Embedded Emulation Module (EEM)

- High-Performance Sub-1-GHz RF Transceiver Core
  - Same as in CC1101
  - Wide Supply Voltage Range: 2.0 V to 3.6 V
  - Frequency Bands: 300 MHz to 348 MHz, 389 MHz to 464 MHz, and 779 MHz to 928 MHz
  - Programmable Data Rate From 0.6 kBaud to 500 kBaud
  - High Sensitivity (-117 dBm at 0.6 kBaud, -111 dBm at 1.2 kBaud, 315 MHz, 1% Packet Error Rate)
  - **Excellent Receiver Selectivity and Blocking** Performance
  - Programmable Output Power Up to +12 dBm for All Supported Frequencies
  - 2-FSK. 2-GFSK. and MSK Supported as well as OOK and Flexible ASK Shaping
  - **Flexible Support for Packet-Oriented** Systems: On-Chip Support for Sync Word **Detection, Address Check, Flexible Packet** Length, and Automatic CRC Handling
  - Support for Automatic Clear Channel Assessment (CCA) Before Transmitting (for Listen-Before-Talk Systems)
  - **Digital RSSI Output**
  - Suited for Systems Targeting Compliance With EN 300 220 (Europe) and FCC CFR Part 15 (US)
  - Suited for Systems Targeting Compliance With Wireless M-Bus Standard EN 13757-4:2005
  - Support for Asynchronous and Synchronous Serial Receive/Transmit Mode for Backward Compatibility With Existing **Radio Communication Protocols**
- Family Members are Summarized in Table 1.
- For Complete Module Descriptions, See the CC430 Family User's Guide (SLAU259).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010



www.ti.com

## DESCRIPTION

The Texas Instruments CC430 family of ultralow-power microcontroller system-on-chip with integrated RF transceiver cores consists of several devices featuring different sets of peripherals targeted for a wide range of applications. The architecture, combined with five low-power modes is optimized to achieve extended battery life in portable measurement applications. The device features the powerful MSP430<sup>™</sup> 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency.

The CC430 family provides a tight integration between the microcontroller core, its peripherals, software, and the RF transceiver, making these true system-on-chip solutions easy to use as well as improving performance.

The CC430F61xx series are microcontroller system-on-chip configurations combining the excellent performance of the state-of-the-art CC1101 sub-1-GHz RF transceiver with the MSP430 CPUXV2, up to 32 kB of in-system programmable flash memory, up to 4 kB of RAM, two 16-bit timers, a high-performance 12-bit A/D converter with eight external inputs plus internal temperature and battery sensors on CC430F613x devices, comparator, universal serial communication interfaces (USCI), 128-bit AES security accelerator, hardware multiplier, DMA, real-time clock module with alarm capabilities, LCD driver, and up to 44 I/O pins.

The CC430F513x series are microcontroller system-on-chip configurations combining the excellent performance of the state-of-the-art CC1101 sub-1-GHz RF transceiver with the MSP430 CPUXV2, up to 32 kB of in-system programmable flash memory, up to 4 kB of RAM, two 16-bit timers, a high performance 12-bit A/D converter with six external inputs plus internal temperature and battery sensors, comparator, universal serial communication interfaces (USCI), 128-bit AES security accelerator, hardware multiplier, DMA, real-time clock module with alarm capabilities, and up to 30 I/O pins.

Typical applications for these devices include wireless analog and digital sensor systems, heat cost allocators, thermostats, metering (AMR/AMI), smart grid wireless networks etc.

Family members available are summarized in Table 1.

For complete module descriptions, see the CC430 Family User's Guide, literature number SLAU259.

|            |                 |              |                |                      | US                                     | SCI                                    |                     |        |     |                 |
|------------|-----------------|--------------|----------------|----------------------|----------------------------------------|----------------------------------------|---------------------|--------|-----|-----------------|
| Device     | Program<br>(KB) | SRAM<br>(KB) | Timer_A<br>(1) | LCD_B <sup>(2)</sup> | Channel<br>A:<br>UART/LIN<br>/IrDA/SPI | Channel<br>B:<br>SPI/ I <sup>2</sup> C | ADC12_A<br>(2)      | Comp_B | I/O | Package<br>Type |
| CC430F6137 | 32              | 4            | 5, 3           | 96 seg               | 1                                      | 1                                      | 8 ext/<br>4 int ch. | 8 ch.  | 44  | 64 RGC          |
| CC430F6135 | 16              | 2            | 5, 3           | 96 seg               | 1                                      | 1                                      | 8 ext/<br>4 int ch. | 8 ch.  | 44  | 64 RGC          |
| CC430F6127 | 32              | 4            | 5, 3           | 96 seg               | 1                                      | 1                                      | n/a                 | 8 ch.  | 44  | 64 RGC          |
| CC430F6126 | 32              | 2            | 5, 3           | 96 seg               | 1                                      | 1                                      | n/a                 | 8 ch.  | 44  | 64 RGC          |
| CC430F6125 | 16              | 2            | 5, 3           | 96 seg               | 1                                      | 1                                      | n/a                 | 8 ch.  | 44  | 64 RGC          |
| CC430F5137 | 32              | 4            | 5, 3           | n/a                  | 1                                      | 1                                      | 6 ext/<br>4 int ch. | 6 ch.  | 30  | 48 RGZ          |
| CC430F5135 | 16              | 2            | 5, 3           | n/a                  | 1                                      | 1                                      | 6 ext/<br>4 int ch. | 6 ch.  | 30  | 48 RGZ          |
| CC430F5133 | 8               | 2            | 5, 3           | n/a                  | 1                                      | 1                                      | 6 ext/<br>4 int ch. | 6 ch.  | 30  | 48 RGZ          |

**Table 1. Family Members** 

(1) Each number in the sequence represents an instantiation of Timer\_A with its associated number of capture compare registers and PWM output generators available. For example, a number sequence of 5, 3 would represent two instantiations of Timer\_A, the first instantiation having 5 and the second instantiation having 3 capture compare registers and PWM output generators, respectively.

(2) n/a: not available.



| ORDERING INFORMATION <sup>(1)</sup> |                                 |                          |  |  |  |  |  |
|-------------------------------------|---------------------------------|--------------------------|--|--|--|--|--|
| т                                   | PACKAGED DEVICES <sup>(2)</sup> |                          |  |  |  |  |  |
| IA                                  | PLASTIC 64-PIN QFN (RGC)        | PLASTIC 48-PIN QFN (RGZ) |  |  |  |  |  |
| –40°C to 85°C                       | CC430F6137IRGC <sup>(3)</sup>   | CC430F5137IRGZ           |  |  |  |  |  |
|                                     | CC430F6135IRGC <sup>(3)</sup>   | CC430F5135IRGZ           |  |  |  |  |  |
|                                     | CC430F6127IRGC <sup>(3)</sup>   | CC430F5133IRGZ           |  |  |  |  |  |
|                                     | CC430F6126IRGC <sup>(3)</sup>   |                          |  |  |  |  |  |
|                                     | CC430F6125IRGC <sup>(3)</sup>   |                          |  |  |  |  |  |

For the most current package and ordering information, see the Package Option Addendum at the end (1) of this document, or see the TI web site at www.ti.com. Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

(2) Package drawing(3) Product Preview



TEXAS **INSTRUMENTS** 

SLAS554B-MAY 2009-REVISED APRIL 2010





www.ti.com



Texas

**INSTRUMENTS** 



The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pinout above shows only the default mapping. See Table 7 for details.



Texas Instruments

www.ti.com

SLAS554B-MAY 2009-REVISED APRIL 2010







RGC PACKAGE (TOP VIEW)



The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pin out above shows only the default mapping. Refer to Table 7 for details.



Texas Instruments

www.ti.com

SLAS554B-MAY 2009-REVISED APRIL 2010











The secondary digital functions on ports P1, P2, and P3 are fully mappable. Pin out above shows only the default mapping. Refer to Table 7 for details.



SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x CC430F612x

CC430F513x

Г

## CC430F613x and CC430F612x Terminal Functions

| TERMINAL                                      |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                          | NO. |                    |                                                                                                                                                                                                                                                                                                         |
| P1.7/ PM_UCA0CLK/<br>PM_UCB0STE/ R03          | 1   | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 clock input/output / USCI_B0 SPI slave transmit enable<br>Input/output port of lowest analog LCD voltage (V5)                                                                               |
| P1.6/ PM_UCA0TXD/<br>PM_UCB0SIMO/ R13/ LCDREF | 2   | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out<br>Input/output port of third most positive analog LCD voltage (V3 or V4)<br>External reference voltage input for regulated LCD voltage |
| P1.5/ PM_UCA0RXD/<br>PM_UCB0SOMI/ R23         | 3   | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 UART receive data; USCI_A0 SPI slave out master in<br>Input/output port of second most positive analog LCD voltage (V2)                                                                     |
| LCDCAP/ R33                                   | 4   | I/O                | LCD capacitor connection<br>Input/output port of most positive analog LCD voltage (V1)                                                                                                                                                                                                                  |
| COM0                                          | 5   | 0                  | LCD common output COM0 for LCD backplane                                                                                                                                                                                                                                                                |
| P5.7/ COM1/ S26                               | 6   | I/O                | General-purpose digital I/O<br>LCD common output COM1 for LCD backplane<br>LCD segment output S26                                                                                                                                                                                                       |
| P5.6/ COM2/ S25                               | 7   | I/O                | General-purpose digital I/O<br>LCD common output COM2 for LCD backplane<br>LCD segment output S25                                                                                                                                                                                                       |
| P5.5/ COM3/ S24                               | 8   | I/O                | General-purpose digital I/O<br>LCD common output COM3 for LCD backplane<br>LCD segment output S24                                                                                                                                                                                                       |
| P5.4/ S23                                     | 9   | I/O                | General-purpose digital I/O<br>LCD segment output S23                                                                                                                                                                                                                                                   |
| VCORE                                         | 10  |                    | Regulated core power supply                                                                                                                                                                                                                                                                             |
| DVCC                                          | 11  |                    | Digital power supply                                                                                                                                                                                                                                                                                    |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE/ S22          | 12  | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 clock input/output / USCI_A0 SPI slave transmit enable<br>LCD segment output S22                                                                                                            |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA/ S21         | 13  | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 SPI slave in master out/USCI_B0 I2C data<br>LCD segment output S21                                                                                                                          |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL/ S20         | 14  | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 SPI slave out master in/UCSI_B0 I2C clock<br>LCD segment output S20                                                                                                                         |
| P1.1/ PM_RFGDO2/ S19                          | 15  | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Radio GDO2 output<br>LCD segment output S19                                                                                                                                                         |
| P1.0/ PM_RFGDO0/ S18                          | 16  | I/O                | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Radio GDO0 output<br>LCD segment output S18                                                                                                                                                         |
| P3.7/ PM_SMCLK/ S17                           | 17  | I/O                | General-purpose digital I/O with map-able secondary function<br>Default mapping: SMCLK output<br>LCD segment output S17                                                                                                                                                                                 |
| P3.6/ PM_RFGDO1/ S16                          | 18  | I/O                | General-purpose digital I/O with map-able secondary function<br>Default mapping: Radio GDO1 output<br>LCD segment output S16                                                                                                                                                                            |
| P3.5/ PM_TA0CCR4A/ S15                        | 19  | I/O                | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR4 compare output/capture input<br>LCD segment output S15                                                                                                                                                        |
| P3.4/ PM_TA0CCR3A/ S14                        | 20  | I/O                | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR3 compare output/capture input<br>LCD segment output S14                                                                                                                                                        |
| P3.3/ PM_TA0CCR2A/ S13                        | 21  | I/O                | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR2 compare output/capture input<br>LCD segment output S13                                                                                                                                                        |

(1) I = input, O = output





## CC430F613x and CC430F612x Terminal Functions (continued)

| TERMINAL                           |     |           | DESCRIPTION                                                                                                                                      |  |
|------------------------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                               | NO. | 1/0       | DESCRIPTION                                                                                                                                      |  |
| P3.2/ PM_TA0CCR1A/ S12             | 22  | I/O       | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR1 compare output/capture input<br>LCD segment output S12 |  |
| P3.1/ PM_TA0CCR0A/ S11             | 23  | I/O       | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR0 compare output/capture input<br>LCD segment output S11 |  |
| P3.0/ PM_CBOUT0/ PM_TA0CLK/<br>S10 | 24  | I/O       | General-purpose digital I/O with map-able secondary function<br>Default mapping: Comparator_B output; TA0 clock input<br>LCD segment output S10  |  |
| DVCC                               | 25  |           | Digital power supply                                                                                                                             |  |
| P4.7/ S9                           | 26  | I/O       | General-purpose digital I/O<br>LCD segment output S9                                                                                             |  |
| P4.6/ S8                           | 27  | I/O       | General-purpose digital I/O<br>LCD segment output S8                                                                                             |  |
| P4.5/ S7                           | 28  | I/O       | General-purpose digital I/O<br>LCD segment output S7                                                                                             |  |
| P4.4/ S6                           | 29  | I/O       | General-purpose digital I/O<br>LCD segment output S6                                                                                             |  |
| P4.3/ S5                           | 30  | I/O       | General-purpose digital I/O<br>LCD segment output S5                                                                                             |  |
| P4.2/ S4                           | 31  | I/O       | General-purpose digital I/O<br>LCD segment output S4                                                                                             |  |
| P4.1/ S3                           | 32  | I/O       | General-purpose digital I/O<br>LCD segment output S3                                                                                             |  |
| P4.0/ S2                           | 33  | I/O       | General-purpose digital I/O<br>LCD segment output S2                                                                                             |  |
| P5.3/ S1                           | 34  | I/O       | General-purpose digital I/O<br>LCD segment output S1                                                                                             |  |
| P5.2/ S0                           | 35  | I/O       | General-purpose digital I/O<br>LCD segment output S0                                                                                             |  |
| RF_XIN                             | 36  | I         | Input terminal for RF crystal oscillator, or external clock input                                                                                |  |
| RF_XOUT                            | 37  | 0         | Output terminal for RF crystal oscillator                                                                                                        |  |
| AVCC_RF                            | 38  |           | Radio analog power supply                                                                                                                        |  |
| AVCC_RF                            | 39  |           | Radio analog power supply                                                                                                                        |  |
| RF_P                               | 40  | RF<br>I/O | Positive RF input to LNA in receive mode<br>Positive RF output from PA in transmit mode                                                          |  |
| RF_N                               | 41  | RF<br>I/O | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                          |  |
| AVCC_RF                            | 42  |           | Radio analog power supply                                                                                                                        |  |
| AVCC_RF                            | 43  |           | Radio analog power supply                                                                                                                        |  |
| RBIAS                              | 44  |           | External bias resistor for radio reference current                                                                                               |  |
| GUARD                              | 45  |           | Power supply connection for digital noise isolation                                                                                              |  |
| PJ.0/ TDO                          | 46  | I/O       | General-purpose digital I/O<br>Test data output port                                                                                             |  |
| PJ.1/ TDI/ TCLK                    | 47  | I/O       | General-purpose digital I/O<br>Test data input or test clock input                                                                               |  |
| PJ.2/ TMS                          | 48  | I/O       | General-purpose digital I/O<br>Test mode select                                                                                                  |  |
| PJ.3/ TCK                          | 49  | I/O       | General-purpose digital I/O<br>Test clock                                                                                                        |  |
| TEST/ SBWTCK                       | 50  | I         | Test mode pin – select digital I/O on JTAG pins<br>Spy-bi-wire input clock                                                                       |  |



CC430F613x CC430F612x

CC430F513x

www.ti.com

## CC430F613x and CC430F612x Terminal Functions (continued)

| TERMINAL                                     |    | <b>v</b> (1) | DECODIDITION                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------------------------------------------|----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME NO.                                     |    | 1/0.17       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                        |  |  |
| RST/NMI/ SBWTDIO                             | 51 | I/O          | Reset input active low<br>Non-maskable interrupt input<br>Spy-bi-wire data input/output                                                                                                                                                                                                                                                                            |  |  |
| DVCC                                         | 52 |              | Digital power supply                                                                                                                                                                                                                                                                                                                                               |  |  |
| AVSS                                         | 53 |              | Analog ground supply for ADC12                                                                                                                                                                                                                                                                                                                                     |  |  |
| P5.1/ XOUT                                   | 54 | I/O          | General-purpose digital I/O<br>Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                                                           |  |  |
| P5.0/ XIN                                    | 55 | I/O          | General-purpose digital I/O<br>Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                                                           |  |  |
| AVCC                                         | 56 |              | Analog power supply                                                                                                                                                                                                                                                                                                                                                |  |  |
| P2.7/ PM_ADC12CLK/<br>PM_DMAE0/ CB7 (/A7)    | 57 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: ADC12CLK output; DMA external trigger input<br>Comparator_B input CB7<br>Analog input A7 – 12-bit ADC (only CC430F613x)                                                                                                                                        |  |  |
| P2.6/ PM_ACLK/ CB6 (/A6)                     | 58 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: ACLK output<br>Comparator_B input CB6<br>Analog input A6 – 12-bit ADC (only CC430F613x)                                                                                                                                                                        |  |  |
| P2.5/ PM_SVMOUT/ CB5<br>(/A5/ VREF+/ VeREF+) | 59 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: SVM output<br>Comparator_B input CB5<br>Analog input A5 – 12-bit ADC (only CC430F613x)<br>Output of reference voltage to the ADC (only CC430F613x)<br>Input for an external reference voltage to the ADC (only CC430F613x)                                     |  |  |
| P2.4/ PM_RTCCLK/ CB4<br>(/A4/ VREF-/ VeREF-) | 60 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: RTCCLK output<br>Comparator_B input CB4<br>Analog input A4 – 12-bit ADC (only CC430F613x)<br>Negative terminal for the ADC's reference voltage for both sources, the internal<br>reference voltage, or an external applied reference voltage (only CC430F613x) |  |  |
| P2.3/ PM_TA1CCR2A/ CB3 (/A3)                 | 61 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR2 compare output/capture input<br>Comparator_B input CB3<br>Analog input A3 – 12-bit ADC (only CC430F613x)                                                                                                                                              |  |  |
| P2.2/ PM_TA1CCR1A/ CB2 (/A2)                 | 62 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR1 compare output/capture input<br>Comparator_B input CB2<br>Analog input A2 – 12-bit ADC (only CC430F613x)                                                                                                                                              |  |  |
| P2.1/PM_TA1CCR0A/CB1(/A1)                    | 63 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR0 compare output/capture input<br>Comparator_B input CB1<br>Analog input A1 – 12-bit ADC (only CC430F613x)                                                                                                                                              |  |  |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0 (/A0)     | 64 | I/O          | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Comparator_B output; TA1 clock input<br>Comparator_B input CB0<br>Analog input A0 – 12-bit ADC (only CC430F613x)                                                                                                                                               |  |  |
| VSS - Exposed die attach pad                 |    |              | Ground supply<br>The exposed die attach pad must be connected to a solid ground plane as this is<br>the ground connection for the chip!                                                                                                                                                                                                                            |  |  |



CC430F613x CC430F612x CC430F513x

www.ti.com

### SLAS554B-MAY 2009-REVISED APRIL 2010

## CC430F513x Terminal Functions

| TERMINAL                               |     |     | DESCRIPTION                                                                                                                                                                                         |
|----------------------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                   | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                         |
| P2.2/ PM_TA1CCR1A/ CB2/ A2             | 1   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR1 compare output/capture input<br>Comparator_B input CB2<br>Analog input A2 – 12-bit ADC |
| P2.1/ PM_TA1CCR0A/ CB1/ A1             | 2   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR0 compare output/capture input<br>Comparator_B input CB1<br>Analog input A1 – 12-bit ADC |
| P2.0/ PM_CBOUT1/ PM_TA1CLK/<br>CB0/ A0 | 3   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Comparator_B output; TA1 clock input<br>Comparator_B input CB0<br>Analog input A0 – 12-bit ADC  |
| P1.7/ PM_UCA0CLK/<br>PM_UCB0STE        | 4   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 clock input/output / USCI_B0 SPI slave transmit enable                                  |
| P1.6/ PM_UCA0TXD/<br>PM_UCB0SIMO       | 5   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 UART transmit data; USCI_A0 SPI slave in master out                                     |
| P1.5/ PM_UCA0RXD/<br>PM_UCB0SOMI       | 6   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_A0 UART receive data; USCI_A0 SPI slave out master in                                      |
| VCORE                                  | 7   |     | Regulated core power supply                                                                                                                                                                         |
| DVCC                                   | 8   |     | Digital power supply                                                                                                                                                                                |
| P1.4/ PM_UCB0CLK/<br>PM_UCA0STE        | 9   | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 clock input/output / USCI_A0 SPI slave transmit enable                                  |
| P1.3/ PM_UCB0SIMO/<br>PM_UCB0SDA       | 10  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 SPI slave in master out/USCI_B0 I2C data                                                |
| P1.2/ PM_UCB0SOMI/<br>PM_UCB0SCL       | 11  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: USCI_B0 SPI slave out master in/UCSI_B0 I2C clock                                               |
| P1.1/ PM_RFGDO2                        | 12  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Radio GDO2 output                                                                               |
| P1.0/ PM_RFGDO0                        | 13  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: Radio GDO0 output                                                                               |
| P3.7/ PM_SMCLK                         | 14  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: SMCLK output                                                                                                       |
| P3.6/ PM_RFGDO1                        | 15  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: Radio GDO1 output                                                                                                  |
| P3.5/ PM_TA0CCR4A                      | 16  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR4 compare output/capture input                                                                              |
| P3.4/ PM_TA0CCR3A                      | 17  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR3 compare output/capture input                                                                              |
| P3.3/ PM_TA0CCR2A                      | 18  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR2 compare output/capture input                                                                              |
| P3.2/ PM_TA0CCR1A                      | 19  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR1 compare output/capture input                                                                              |
| P3.1/ PM_TA0CCR0A                      | 20  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: TA0 CCR0 compare output/capture input                                                                              |
| P3.0/ PM_CBOUT0/ PM_TA0CLK             | 21  | I/O | General-purpose digital I/O with map-able secondary function<br>Default mapping: Comparator_B output; TA0 clock input                                                                               |
| DVCC                                   | 22  |     | Digital power supply                                                                                                                                                                                |
| P2.7/ PM_ADC12CLK/<br>PM_DMAE0         | 23  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: ADC12CLK output; DMA external trigger input                                                     |
| P2.6/ PM_ACLK                          | 24  | I/O | General-purpose digital I/O with port interrupt and map-able secondary function Default mapping: ACLK output                                                                                        |
| RF_XIN                                 | 25  | I   | Input terminal for RF crystal oscillator, or external clock input                                                                                                                                   |
| RF_XOUT                                | 26  | 0   | Output terminal for RF crystal oscillator                                                                                                                                                           |
| AVCC_RF                                | 27  |     | Radio analog power supply                                                                                                                                                                           |

(1) I = input, O = output



CC430F613x

CC430F612x

CC430F513x

## CC430F513x Terminal Functions (continued)

| TERMINAL                                   |    | VO <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |  |
|--------------------------------------------|----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME NO.                                   |    | 1/0 \             | DESCRIPTION                                                                                                                                                                                                                                                                                                                    |  |
| AVCC_RF                                    | 28 |                   | Radio analog power supply                                                                                                                                                                                                                                                                                                      |  |
| RF_P                                       | 29 | RF<br>I/O         | Positive RF input to LNA in receive mode<br>Positive RF output from PA in transmit mode                                                                                                                                                                                                                                        |  |
| RF_N                                       | 30 | RF<br>I/O         | Negative RF input to LNA in receive mode<br>Negative RF output from PA in transmit mode                                                                                                                                                                                                                                        |  |
| AVCC_RF                                    | 31 |                   | Radio analog power supply                                                                                                                                                                                                                                                                                                      |  |
| AVCC_RF                                    | 32 |                   | Radio analog power supply                                                                                                                                                                                                                                                                                                      |  |
| RBIAS                                      | 33 |                   | External bias resistor for radio reference current                                                                                                                                                                                                                                                                             |  |
| GUARD                                      | 34 |                   | Power supply connection for digital noise isolation                                                                                                                                                                                                                                                                            |  |
| PJ.0/ TDO                                  | 35 | I/O               | General-purpose digital I/O<br>Test data output port                                                                                                                                                                                                                                                                           |  |
| PJ.1/ TDI/ TCLK                            | 36 | I/O               | General-purpose digital I/O<br>Test data input or test clock input                                                                                                                                                                                                                                                             |  |
| PJ.2/ TMS                                  | 37 | I/O               | General-purpose digital I/O<br>Test mode select                                                                                                                                                                                                                                                                                |  |
| PJ.3/ TCK                                  | 38 | I/O               | General-purpose digital I/O<br>Test clock                                                                                                                                                                                                                                                                                      |  |
| TEST/ SBWTCK                               | 39 | I                 | Test mode pin – select digital I/O on JTAG pins<br>Spy-bi-wire input clock                                                                                                                                                                                                                                                     |  |
| RST/NMI/ SBWTDIO                           | 40 | I/O               | Reset input active low<br>Non-maskable interrupt input<br>Spy-bi-wire data input/output                                                                                                                                                                                                                                        |  |
| DVCC                                       | 41 |                   | Digital power supply                                                                                                                                                                                                                                                                                                           |  |
| AVSS                                       | 42 |                   | Analog ground supply for ADC12                                                                                                                                                                                                                                                                                                 |  |
| P5.1/ XOUT                                 | 43 | I/O               | General-purpose digital I/O<br>Output terminal of crystal oscillator XT1                                                                                                                                                                                                                                                       |  |
| P5.0/ XIN                                  | 44 | I/O               | General-purpose digital I/O<br>Input terminal for crystal oscillator XT1                                                                                                                                                                                                                                                       |  |
| AVCC                                       | 45 |                   | Analog power supply                                                                                                                                                                                                                                                                                                            |  |
| P2.5/ PM_SVMOUT/ CB5/<br>A5/ VREF+/ VeREF+ | 46 | I/O               | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: SVM output<br>Comparator_B input CB5<br>Analog input A5 – 12-bit ADC<br>Output of reference voltage to the ADC<br>Input for an external reference voltage to the ADC                                                       |  |
| P2.4/ PM_RTCCLK/ CB4/<br>A4/ VREF-/ VeREF- | 47 | I/O               | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: RTCCLK output<br>Comparator_B input CB4<br>Analog input A4 – 12-bit ADC<br>Negative terminal for the ADC's reference voltage for both sources, the internal<br>reference voltage, or an external applied reference voltage |  |
| P2.3/ PM_TA1CCR2A/ CB3/ A3                 | 48 | I/O               | General-purpose digital I/O with port interrupt and map-able secondary function<br>Default mapping: TA1 CCR2 compare output/capture input<br>Comparator_B input CB3<br>Analog input A3 – 12-bit ADC                                                                                                                            |  |
| VSS - Exposed die attach pad               |    |                   | Ground supply<br>The exposed die attach pad must be connected to a solid ground plane as this is<br>the ground connection for the chip!                                                                                                                                                                                        |  |



www.ti.com



CC430F613x CC430F612x CC430F513x SLAS554B – MAY 2009– REVISED APRIL 2010

www.ti.com

## SHORT-FORM DESCRIPTION

## Sub-1 GHz Radio

The implemented sub-1-GHz radio module is based on the industry-leading CC1101, requiring very few external components. Figure 1 shows a high-level block diagram of the implemented radio.



Figure 1. Sub-1 GHz Radio Block Diagram

The radio features a low-IF receiver. The received RF signal is amplified by a low-noise amplifier (LNA) and down-converted in quadrature to the intermediate frequency (IF). At IF, the I/Q signals are digitized. Automatic gain control (AGC), fine channel filtering, demodulation bit/packet synchronization are performed digitally.

The transmitter part is based on direct synthesis of the RF frequency. The frequency synthesizer includes a completely on-chip LC VCO and a 90 degrees phase shifter for generating the I and Q LO signals to the down-conversion mixers in receive mode.

The 26-MHz crystal oscillator generates the reference frequency for the synthesizer, as well as clocks for the ADC and the digital part.

A memory mapped register interface is used for data access, configuration and status request by the CPU.

The digital baseband includes support for channel configuration, packet handling and data buffering.

For complete module descriptions, see the CC430 Family User's Guide, literature number SLAU259.

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010



## CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-to-register operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

## **Operating Modes**

The CC430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
  - All clocks are active
- Low-power mode 0 (LPM0)
  - CPU is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - FLL loop control remains active
- Low-power mode 1 (LPM1)
  - CPU is disabled
  - FLL loop control is disabled
  - ACLK and SMCLK remain active, MCLK is disabled
  - Low-power mode 2 (LPM2)
  - CPU is disabled
  - MCLK and FLL loop control and DCOCLK are disabled
  - DCO's dc-generator remains enabled
  - ACLK remains active
  - Low-power mode 3 (LPM3)
  - CPU is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DCO's dc-generator is disabled
  - ACLK remains active
- Low-power mode 4 (LPM4)
  - CPU is disabled
  - ACLK is disabled
  - MCLK, FLL loop control, and DCOCLK are disabled
  - DCO's dc-generator is disabled
  - Crystal oscillator is stopped
  - Complete data retention





### Interrupt Vector Addresses

The interrupt vectors and the power-up start address are located in the address range 0FFFFh to 0FF80h. The vector contains the 16-bit address of the appropriate interrupt-handler instruction sequence.

| INTERRUPT SOURCE                                                                                                         | INTERRUPT FLAG                                                                                                      | SYSTEM<br>INTERRUPT | WORD<br>ADDRESS | PRIORITY    |
|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|-------------|
| System Reset<br>Power-Up<br>External Reset<br>Watchdog Timeout, Password<br>Violation<br>Flash Memory Password Violation | WDTIFG, KEYV (SYSRSTIV) <sup>(1) (2)</sup>                                                                          | Reset               | 0FFFEh          | 63, highest |
| <b>System NMI</b><br>PMM<br>Vacant Memory Access<br>JTAG Mailbox                                                         | SVMLIFG, SVMHIFG, DLYLIFG, DLYHIFG,<br>VLRLIFG, VLRHIFG, VMAIFG, JMBNIFG,<br>JMBOUTIFG (SYSSNIV) <sup>(1) (3)</sup> | (Non)maskable       | 0FFFCh          | 62          |
| User NMI<br>NMI<br>Oscillator Fault<br>Flash Memory Access Violation                                                     | NMIIFG, OFIFG, ACCVIFG (SYSUNIV) <sup>(1) (3)</sup>                                                                 | (Non)maskable       | 0FFFAh          | 61          |
| Comparator_B                                                                                                             | Comparator_B Interrupt Flags (CBIV) <sup>(1)</sup>                                                                  | Maskable            | 0FFF8h          | 60          |
| Watchdog Interval Timer Mode                                                                                             | WDTIFG                                                                                                              | Maskable            | 0FFF6h          | 59          |
| USCI_A0 Receive/Transmit                                                                                                 | UCA0RXIFG, UCA0TXIFG (UCA0IV) <sup>(1)</sup>                                                                        | Maskable            | 0FFF4h          | 58          |
| USCI_B0 Receive/Transmit                                                                                                 | UCB0RXIFG, UCB0TXIFG, I2C Status Interrupt<br>Flags (UCB0IV) <sup>(1)</sup>                                         | Maskable            | 0FFF2h          | 57          |
| ADC12_A<br>(Reserved on CC430F612x)                                                                                      | ADC12IFG0 ADC12IFG15 (ADC12IV) <sup>(1)</sup>                                                                       | Maskable            | 0FFF0h          | 56          |
| TAO                                                                                                                      | TA0CCR0 CCIFG0                                                                                                      | Maskable            | 0FFEEh          | 55          |
| TAO                                                                                                                      | TA0CCR1 CCIFG1 TA0CCR4 CCIFG4,<br>TA0IFG (TA0IV) <sup>(1)</sup>                                                     | Maskable            | 0FFECh          | 54          |
| RF1A CC1101-based Radio                                                                                                  | Radio Interface Interrupt Flags (RF1AIFIV)<br>Radio Core Interrupt Flags (RF1AIV)                                   | Maskable            | 0FFEAh          | 53          |
| DMA                                                                                                                      | DMA0IFG, DMA1IFG, DMA2IFG (DMAIV) <sup>(1)</sup>                                                                    | Maskable            | 0FFE8h          | 52          |
| TA1                                                                                                                      | TA1CCR0 CCIFG0                                                                                                      | Maskable            | 0FFE6h          | 51          |
| TA1                                                                                                                      | TA1CCR1 CCIFG1 TA1CCR2 CCIFG2,<br>TA1IFG (TA1IV) <sup>(1)</sup>                                                     | Maskable            | 0FFE4h          | 50          |
| I/O Port P1                                                                                                              | P1IFG.0 to P1IFG.7 (P1IV) <sup>(1)</sup>                                                                            | Maskable            | 0FFE2h          | 49          |
| I/O Port P2                                                                                                              | P2IFG.0 to P2IFG.7 (P2IV) <sup>(1)</sup>                                                                            | Maskable            | 0FFE0h          | 48          |
| LCD_B<br>(Reserved on CC430F513x)                                                                                        | LCD_B Interrupt Flags (LCDBIV) <sup>(1)</sup>                                                                       | Maskable            | 0FFDEh          | 47          |
| RTC_A                                                                                                                    | RTCRDYIFG, RTCTEVIFG, RTCAIFG,<br>RT0PSIFG, RT1PSIFG (RTCIV) <sup>(1)</sup>                                         | Maskable            | 0FFDCh          | 46          |
| AES                                                                                                                      | AESRDYIFG                                                                                                           | Maskable            | 0FFDAh          | 45          |
|                                                                                                                          |                                                                                                                     |                     | 0FFD8h          | 44          |
| Reserved                                                                                                                 | Reserved <sup>(4)</sup>                                                                                             |                     | :               | :           |
|                                                                                                                          |                                                                                                                     |                     | 0FF80h          | 0. lowest   |

Table 2. Interrupt Sources, Flags, and Vectors

(1) Multiple source flags

A reset is generated if the CPU tries to fetch instructions from within peripheral space.

<sup>(2)</sup> (3) (Non)maskable: the individual interrupt-enable bit can disable an interrupt event, but the general-interrupt enable cannot disable it.

<sup>(4)</sup> Reserved interrupt vectors at addresses are not used in this device and can be used for regular program code if necessary. To maintain compatibility with other devices, it is recommended to reserve these locations.

CC430F613x E CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010

Copyright © 2009–2010, Texas Instruments Incorporated

| Memory | Organization |  |
|--------|--------------|--|
|--------|--------------|--|

|                           |               | CC430F6137/F6127<br>CC430F5137 <sup>(1)</sup> | CC430F6126 <sup>(1)</sup>   | CC430F6135/F6125<br>CC430F5135 <sup>(1)</sup> | CC430F5133 <sup>(1)</sup>   |
|---------------------------|---------------|-----------------------------------------------|-----------------------------|-----------------------------------------------|-----------------------------|
| Main Memory<br>(flash)    | Total<br>Size | 32kB                                          | 32kB                        | 16kB                                          | 8kB                         |
| Main: Interrupt<br>vector |               | 00FFFFh-00FF80h                               | 00FFFFh-00FF80h             | 00FFFFh-00FF80h                               | 00FFFFh-00FF80h             |
| Main: code<br>memory      | Bank 0        | 32kB<br>00FFFFh–008000h                       | 32kB<br>00FFFFh–008000h     | 16kB<br>00FFFFh–00C000h                       | 8kB<br>00FFFFh–00E000h      |
| RAM                       | Total<br>Size | 4kB                                           | 2kB                         | 2kB                                           | 2kB                         |
|                           | Sect 1        | 2kB<br>002BFFh–002400h                        | not available               | not available                                 | not available               |
|                           | Sect 0        | 2kB<br>0023FFh–001C00h                        | 2kB<br>0023FFh–001C00h      | 2kB<br>0023FFh–001C00h                        | 2kB<br>0023FFh–001C00h      |
| Device                    |               | 128 B<br>001AFFh to 001A80h                   | 128 B<br>001AFFh to 001A80h | 128 B<br>001AFFh to 001A80h                   | 128 B<br>001AFFh to 001A80h |
| Descriptor                |               | 128 B<br>001A7Fh to 001A00h                   | 128 B<br>001A7Fh to 001A00h | 128 B<br>001A7Fh to 001A00h                   | 128 B<br>001A7Fh to 001A00h |
| Information               | Info A        | 128 B<br>0019FFh to 001980h                   | 128 B<br>0019FFh to 001980h | 128 B<br>0019FFh to 001980h                   | 128 B<br>0019FFh to 001980h |
|                           | Info B        | 128 B<br>00197Fh to 001900h                   | 128 B<br>00197Fh to 001900h | 128 B<br>00197Fh to 001900h                   | 128 B<br>00197Fh to 001900h |
| memory (flash)            | Info C        | 128 B<br>0018FFh to 001880h                   | 128 B<br>0018FFh to 001880h | 128 B<br>0018FFh to 001880h                   | 128 B<br>0018FFh to 001880h |
|                           | Info D        | 128 B<br>00187Fh to 001800h                   | 128 B<br>00187Fh to 001800h | 128 B<br>00187Fh to 001800h                   | 128 B<br>00187Fh to 001800h |
|                           | BSL 3         | 512 B<br>0017FFh to 001600h                   | 512 B<br>0017FFh to 001600h | 512 B<br>0017FFh to 001600h                   | 512 B<br>0017FFh to 001600h |
| Bootstrap loader          | BSL 2         | 512 B<br>0015FFh to 001400h                   | 512 B<br>0015FFh to 001400h | 512 B<br>0015FFh to 001400h                   | 512 B<br>0015FFh to 001400h |
| (flash)                   | BSL 1         | 512 B<br>0013FFh to 001200h                   | 512 B<br>0013FFh to 001200h | 512 B<br>0013FFh to 001200h                   | 512 B<br>0013FFh to 001200h |
|                           | BSL 0         | 512 B<br>0011FFh to 001000h                   | 512 B<br>0011FFh to 001000h | 512 B<br>0011FFh to 001000h                   | 512 B<br>0011FFh to 001000h |
| Peripherals               |               | 4 KB<br>000FFFh to 0h                         | 4 KB<br>000FFFh to 0h       | 4 KB<br>000FFFh to 0h                         | 4 KB<br>000FFFh to 0h       |

## Table 3. Memory Organization

(1) All not mentioned memory regions are vacant memory and any access to them will cause a Vacant Memory Interrupt.

## Bootstrap Loader (BSL)

The BSL enables users to program the flash memory or RAM using various serial interfaces. Access to the device memory via the BSL is protected by an user-defined password. BSL entry requires a specific entry sequence on the RST/NMI/SBWTDIO and TEST/SBWTCK pins. For complete description of the features of the BSL and its implementation, see the *MSP430 Memory Programming User's Guide*, literature number SLAU265.

| DEVICE SIGNAL   | BSL FUNCTION          |
|-----------------|-----------------------|
| RST/NMI/SBWTDIO | Entry sequence signal |
| TEST/SBWTCK     | Entry sequence signal |
| P1.6            | Data transmit         |
| P1.5            | Data receive          |
| VCC             | Power supply          |
| VSS             | Ground supply         |

### Table 4. UART BSL Pin Requirements and Functions



www.ti.com



### JTAG Operation

### JTAG Standard Interface

The CC430 family supports the standard JTAG interface which requires four signals for sending and receiving data. The JTAG signals are shared with general-<u>purpose</u> I/O. The TEST/SBWTCK pin is used to enable the JTAG signals. In addition to these signals, the RST/NMI/SBWTDIO is required to interface with MSP430 development tools and device programmers. The JTAG pin requirements are shown in Table 5. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*, literature number SLAU278.

| •               |           |                            |  |  |  |  |
|-----------------|-----------|----------------------------|--|--|--|--|
| DEVICE SIGNAL   | Direction | FUNCTION                   |  |  |  |  |
| PJ.3/TCK        | IN        | JTAG clock input           |  |  |  |  |
| PJ.2/TMS        | IN        | JTAG state control         |  |  |  |  |
| PJ.1/TDI/TCLK   | IN        | JTAG data input/TCLK input |  |  |  |  |
| PJ.0/TDO        | OUT       | JTAG data output           |  |  |  |  |
| TEST/SBWTCK     | IN        | Enable JTAG pins           |  |  |  |  |
| RST/NMI/SBWTDIO | IN        | External reset             |  |  |  |  |
| VCC             |           | Power supply               |  |  |  |  |
| VSS             |           | Ground supply              |  |  |  |  |
|                 |           |                            |  |  |  |  |

### Table 5. JTAG Pin Requirements and Functions

### Spy-Bi-Wire Interface

In addition to the standard JTAG interface, the CC430 family supports the two wire Spy-Bi-Wire interface. Spy-Bi-Wire can be used to interface with MSP430 development tools and device programmers. The Spy-Bi-Wire interface pin requirements are shown in Table 6. For further details on interfacing to development tools and device programmers, see the *MSP430 Hardware Tools User's Guide*, literature number SLAU278.

| DEVICE SIGNAL   | Direction | FUNCTION                      |
|-----------------|-----------|-------------------------------|
| TEST/SBWTCK     | IN        | Spy-Bi-Wire clock input       |
| RST/NMI/SBWTDIO | IN, OUT   | Spy-Bi-Wire data input/output |
| VCC             |           | Power supply                  |
| VSS             |           | Ground supply                 |

| Table 6. Spy-Bi-Wire Pin Requirements and Figure 1. The second second second second second second second second | Functions |
|-----------------------------------------------------------------------------------------------------------------|-----------|
|-----------------------------------------------------------------------------------------------------------------|-----------|

### Flash Memory

The flash memory can be programmed via the JTAG port, Spy-Bi-Wire (SBW), or in-system by the CPU. The CPU can perform single-byte, single-word, and long-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (Info A to Info D) of 128 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments Info A to Info D can be erased individually, or as a group with the main memory segments. Segments Info A to Info D are also called *information memory*.
- Segment A can be locked separately.

## **RAM Memory**

The RAM memory is made up of n sectors. Each sector can be completely powered down to save leakage, however all data is lost. Features of the RAM memory include:

- RAM memory has n sectors of 2k bytes each.
- Each sector 0 to n can be complete disabled, however data retention is lost.
- Each sector 0 to n automatically enters low power retention mode when possible.

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010



### Peripherals

Peripherals are connected to the CPU through data, address, and control busses and can be handled using all instructions. For complete module descriptions, see the *CC430 Family User's Guide*, literature number SLAU259.

### Oscillator and System Clock

The Unified Clock System (UCS) module includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator (VLO), an internal trimmed low-frequency oscillator (REFO), an integrated internal digitally-controlled oscillator (DCO), and a high-frequency crystal oscillator. The UCS module is designed to meet the requirements of both low system cost and low-power consumption. The UCS module features digital frequency locked loop (FLL) hardware that, in conjunction with a digital modulator, stabilizes the DCO frequency to a programmable multiple of the watch crystal frequency. The internal DCO provides a fast turn-on clock source and stabilizes in less than 5 µs. The UCS module provides the following clock signals:

- Auxiliary clock (ACLK), sourced from a 32768-Hz watch crystal, a high-frequency crystal, the internal low-frequency oscillator (VLO), or the trimmed low-frequency oscillator (REFO).
- Main clock (MCLK), the system clock used by the CPU. MCLK can be sourced by same sources made available to ACLK.
- Sub-Main clock (SMCLK), the subsystem clock used by the peripheral modules. SMCLK can be sourced by same sources made available to ACLK.
- ACLK/n, the buffered output of ACLK, ACLK/2, ACLK/4, ACLK/8, ACLK/16, ACLK/32.

### **Power Management Module (PMM)**

The PMM includes an integrated voltage regulator that supplies the core voltage to the device and contains programmable output levels to provide for power optimization. The PMM also includes supply voltage supervisor (SVS) and supply voltage monitoring (SVM) circuitry, as well as brownout protection. The brownout circuit is implemented to provide the proper internal reset signal to the device during power-on and power-off. The SVS/SVM circuitry detects if the supply voltage drops below a user-selectable level and supports both supply voltage supervision (the device is automatically reset) and supply voltage monitoring (SVM, the device is not automatically reset). SVS and SVM circuitry is available on the primary supply and core supply.

### **Digital I/O**

There are up to five 8-bit I/O ports implemented: ports P1 through P5.

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt conditions is possible.
- Programmable pullup or pulldown on all ports.
- Programmable drive strength on all ports.
- Edge-selectable interrupt input capability for all the eight bits of ports P1 and P2.
- Read/write access to port-control registers is supported by all instructions.
- Ports can be accessed byte-wise (P1 through P5) or word-wise in pairs (PA and PB).



### **Port Mapping Controller**

The port mapping controller allows the flexible and re-configurable mapping of digital functions to port pins of ports P1 through P3.

| Value            | PxMAPy Mnemonic | Input Pin Function (PxDIR.y=0)                                  | Output Pin Function (PxDIR.y=1)          |
|------------------|-----------------|-----------------------------------------------------------------|------------------------------------------|
| 0                | PM_NONE         | None                                                            | DVSS                                     |
| 1 <sup>(1)</sup> | PM_CBOUT0       |                                                                 | Comparator_B output (on TA0 clock input) |
|                  | PM_TA0CLK       | TA0 clock input                                                 | -                                        |
| 2 <sup>(1)</sup> | PM_CBOUT1       | -                                                               | Comparator_B output (on TA1 clock input) |
|                  | PM_TA1CLK       | TA1 clock input                                                 | -                                        |
| 3                | PM_ACLK         | None                                                            | ACLK output                              |
| 4                | PM_MCLK         | None                                                            | MCLK output                              |
| 5                | PM_SMCLK        | None                                                            | SMCLK output                             |
| 6                | PM_RTCCLK       | None                                                            | RTCCLK output                            |
| 7(1)             | PM_ADC12CLK     | -                                                               | ADC12CLK output                          |
|                  | PM_DMAE0        | DMA external trigger input                                      | -                                        |
| 8                | PM_SVMOUT       | None                                                            | SVM output                               |
| 9                | PM_TA0CCR0A     | TA0 CCR0 capture input CCI0A                                    | TA0 CCR0 compare output Out0             |
| 10               | PM_TA0CCR1A     | TA0 CCR1 capture input CCI1A                                    | TA0 CCR1 compare output Out1             |
| 11               | PM_TA0CCR2A     | TA0 CCR2 capture input CCI2A                                    | TA0 CCR2 compare output Out2             |
| 12               | PM_TA0CCR3A     | TA0 CCR3 capture input CCI3A                                    | TA0 CCR3 compare output Out3             |
| 13               | PM_TA0CCR4A     | TA0 CCR4 capture input CCI4A                                    | TA0 CCR4 compare output Out4             |
| 14               | PM_TA1CCR0A     | TA1 CCR0 capture input CCI0A                                    | TA1 CCR0 compare output Out0             |
| 15               | PM_TA1CCR1A     | TA1 CCR1 capture input CCI1A                                    | TA1 CCR1 compare output Out1             |
| 16               | PM_TA1CCR2A     | TA1 CCR2 capture input CCI2A                                    | TA1 CCR2 compare output Out2             |
| 47(2)            | PM_UCA0RXD      | USCI_A0 UART RXD (Direction controlled by USCI - input)         |                                          |
|                  | PM_UCA0SOMI     | USCI_A0 SPI slave out master                                    | in (direction controlled by USCI)        |
| 10(2)            | PM_UCA0TXD      | USCI_A0 UART TXD (Direction                                     | on controlled by USCI - output)          |
| 10`'             | PM_UCA0SIMO     | USCI_A0 SPI slave in master o                                   | ut (direction controlled by USCI)        |
| 10(3)            | PM_UCA0CLK      | USCI_A0 clock input/output                                      | (direction controlled by USCI)           |
| 19(**            | PM_UCB0STE      | USCI_B0 SPI slave transmit enable                               | (direction controlled by USCI - input)   |
| 20(4)            | PM_UCB0SOMI     | USCI_B0 SPI slave out master                                    | in (direction controlled by USCI)        |
| 20(*)            | PM_UCB0SCL      | USCI_B0 I2C clock (open drain and direction controlled by USCI) |                                          |
| 24 (4)           | PM_UCB0SIMO     | USCI_B0 SPI slave in master o                                   | ut (direction controlled by USCI)        |
| 21(7)            | PM_UCB0SDA      | USCI_B0 I2C data (open drain a                                  | and direction controlled by USCI)        |
| 20(5)            | PM_UCB0CLK      | USCI_B0 clock input/output (direction controlled by U           |                                          |
| 22(-)            | PM_UCA0STE      | USCI_A0 SPI slave transmit enable                               | (direction controlled by USCI - input)   |
| 23               | PM_RFGDO0       | Radio GDO0 (directio                                            | n controlled by Radio)                   |
| 24               | PM_RFGDO1       | Radio GDO1 (directio                                            | n controlled by Radio)                   |
| 25               | PM_RFGDO2       | Radio GDO2 (directio                                            | n controlled by Radio)                   |
| 26               | Reserved        | None                                                            | DVSS                                     |

### Table 7. Port Mapping, Mnemonics, and Functions

(1) Input or output function is selected by the corresponding setting in the port direction register PxDIR.

(2) UART or SPI functionality is determined by the selected USCI mode.

(5) UCB0CLK function takes precedence over UCA0STE function. If the mapped pin is required as UCB0CLK input or output USCI\_A0 will be forced to 3-wire SPI mode even if 4-wire mode is selected.

<sup>(3)</sup> UCA0CLK function takes precedence over UCB0STE function. If the mapped pin is required as UCA0CLK input or output USCI\_B0 will be forced to 3-wire SPI mode even if 4-wire mode is selected.

<sup>(4)</sup> SPI or I2C functionality is determined by the selected USCI mode. In case the I2C functionality is selected the output of the mapped pin drives only the logical 0 to V<sub>SS</sub> level.



CC430F613x

CC430F612x

CC430F513x

www.ti.com

|                          | 11 0,           | , , , , , , , , , , , , , , , , , , , ,                           | ,                                                                  |
|--------------------------|-----------------|-------------------------------------------------------------------|--------------------------------------------------------------------|
| Value                    | PxMAPy Mnemonic | Input Pin Function (PxDIR.y=0)                                    | Output Pin Function (PxDIR.y=1)                                    |
| 27                       | Reserved        | None                                                              | DVSS                                                               |
| 28                       | Reserved        | None                                                              | DVSS                                                               |
| 29                       | Reserved        | None                                                              | DVSS                                                               |
| 30                       | Reserved        | None                                                              | DVSS                                                               |
| 31 (0FFh) <sup>(6)</sup> | PM_ANALOG       | Disables the output driver as well as parasitic cross currents wh | s the input Schmitt-trigger to prevent en applying analog signals. |

Table 7. Port Mapping, Mnemonics, and Functions (continued)

(6) The value of the PMPAP\_ANALOG mnemonic is set to 0FFh. The port mapping registers are only 5 bits wide and the upper bits are ignored resulting in a read out value of 31.

| Pin         | PxMAPy Mnemonic        | Input Pin Function (PxDIR.y=0) Output Pin Function (Px                                                                            |                                                                      |
|-------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| P1.0/P1MAP0 | PM_RFGDO0              | None                                                                                                                              | Radio GDO0                                                           |
| P1.1/P1MAP1 | PM_RFGDO2              | None                                                                                                                              | Radio GDO2                                                           |
| P1.2/P1MAP2 | PM_UCB0SOMI/PM_UCB0SCL | USCI_B0 SPI slave out master in (di<br>I2C clock (open drain and d                                                                | rection controlled by USCI)/USCI_B0<br>lirection controlled by USCI) |
| P1.3/P1MAP3 | PM_UCB0SIMO/PM_UCB0SDA | USCI_B0 SPI slave in master out (di<br>I2C data (open drain and d                                                                 | rection controlled by USCI)/USCI_B0 irection controlled by USCI)     |
| P1.4/P1MAP4 | PM_UCB0CLK/PM_UCA0STE  | USCI_B0 clock input/output (direction<br>slave transmit enable (direction                                                         | on controlled by USCI)/USCI_A0 SPI<br>on controlled by USCI - input) |
| P1.5/P1MAP5 | PM_UCA0RXD/PM_UCA0SOMI | USCI_A0 UART RXD (Direction cont<br>slave out master in (direction                                                                | trolled by USCI - input)/USCI_A0 SPI ction controlled by USCI)       |
| P1.6/P1MAP6 | PM_UCA0TXD/PM_UCA0SIMO | USCI_A0 UART TXD (Direction con<br>SPI slave in master out (di                                                                    | ntrolled by USCI - output)/USCI_A0 rection controlled by USCI)       |
| P1.7/P1MAP7 | PM_UCA0CLK/PM_UCB0STE  | USCI_A0 clock input/output (direction controlled by USCI)/USCI_B0<br>slave transmit enable (direction controlled by USCI - input) |                                                                      |
| P2.0/P2MAP0 | PM_CBOUT1/PM_TA1CLK    | TA1 clock input                                                                                                                   | Comparator_B output                                                  |
| P2.1/P2MAP1 | PM_TA1CCR0A            | TA1 CCR0 capture input CCI0A                                                                                                      | TA1 CCR0 compare output Out0                                         |
| P2.2/P2MAP2 | PM_TA1CCR1A            | TA1 CCR1 capture input CCI1A                                                                                                      | TA1 CCR1 compare output Out1                                         |
| P2.3/P2MAP3 | PM_TA1CCR2A            | TA1 CCR2 capture input CCI2A                                                                                                      | TA1 CCR2 compare output Out2                                         |
| P2.4/P2MAP4 | PM_RTCCLK              | None                                                                                                                              | RTCCLK output                                                        |
| P2.5/P2MAP5 | PM_SVMOUT              | None                                                                                                                              | SVM output                                                           |
| P2.6/P2MAP6 | PM_ACLK                | None                                                                                                                              | ACLK output                                                          |
| P2.7/P2MAP7 | PM_ADC12CLK/PM_DMAE0   | DMA external trigger input                                                                                                        | ADC12CLK output                                                      |
| P3.0/P3MAP0 | PM_CBOUT0/PM_TA0CLK    | TA0 clock input                                                                                                                   | Comparator_B output                                                  |
| P3.1/P3MAP1 | PM_TA0CCR0A            | TA0 CCR0 capture input CCI0A                                                                                                      | TA0 CCR0 compare output Out0                                         |
| P3.2/P3MAP2 | PM_TA0CCR1A            | TA0 CCR1 capture input CCI1A                                                                                                      | TA0 CCR1 compare output Out1                                         |
| P3.3/P3MAP3 | PM_TA0CCR2A            | TA0 CCR2 capture input CCI2A                                                                                                      | TA0 CCR2 compare output Out2                                         |
| P3.4/P3MAP4 | PM_TA0CCR3A            | TA0 CCR3 capture input CCI3A                                                                                                      | TA0 CCR3 compare output Out3                                         |
| P3.5/P3MAP5 | PM_TA0CCR4A            | TA0 CCR4 capture input CCI4A                                                                                                      | TA0 CCR4 compare output Out4                                         |
| P3.6/P3MAP6 | PM_RFGDO1              | None                                                                                                                              | Radio GDO1                                                           |
| P3.7/P3MAP7 | PM_SMCLK               | None                                                                                                                              | SMCLK output                                                         |

### Table 8. Default Mapping



### System Module (SYS)

The SYS module handles many of the system functions within the device. These include power on reset and power up clear handling, NMI source selection and management, reset interrupt vector generators, boot strap loader entry mechanisms, as well as, configuration management (device descriptors). It also includes a data exchange mechanism via JTAG called a JTAG mailbox that can be used in the application.

| INTERRUPT VECTOR REGISTER | ADDRESS | INTERRUPT EVENT                     | VALUE      | PRIORITY |
|---------------------------|---------|-------------------------------------|------------|----------|
| SYSRSTIV , System Reset   | 019Eh   | No interrupt pending                | 00h        |          |
|                           |         | Brownout (BOR)                      | 02h        | Highest  |
|                           |         | RST/NMI (POR)                       | 04h        |          |
|                           |         | DoBOR (BOR)                         | 06h        |          |
|                           |         | Reserved                            | 08h        |          |
|                           |         | Security violation (BOR)            | 0Ah        |          |
|                           |         | SVSL (POR)                          | 0Ch        |          |
|                           |         | SVSH (POR)                          | 0Eh        |          |
|                           |         | SVML_OVP (POR)                      | 10h        |          |
|                           |         | SVMH_OVP (POR)                      | 12h        |          |
|                           |         | DoPOR (POR)                         | 14h        |          |
|                           |         | WDT timeout (PUC)                   | 16h        |          |
|                           |         | WDT password violation (PUC)        | 18h        |          |
|                           |         | KEYV flash password violation (PUC) | 1Ah        |          |
|                           |         | FLL unlock (PUC)                    | 1Ch        |          |
|                           |         | Peripheral area fetch (PUC)         | 1Eh        |          |
|                           |         | PMM password violation (PUC)        | 20h        |          |
|                           |         | Reserved                            | 22h to 3Eh | Lowest   |
| SYSSNIV, System NMI       | 019Ch   | No interrupt pending                | 00h        |          |
|                           |         | SVMLIFG                             | 02h        | Highest  |
|                           |         | SVMHIFG                             | 04h        |          |
|                           |         | DLYLIFG                             | 06h        |          |
|                           |         | DLYHIFG                             | 08h        |          |
|                           |         | VMAIFG                              | 0Ah        |          |
|                           |         | JMBINIFG                            | 0Ch        |          |
|                           |         | JMBOUTIFG                           | 0Eh        |          |
|                           |         | VLRLIFG                             | 10h        |          |
|                           |         | VLRHIFG                             | 12h        |          |
|                           |         | Reserved                            | 14h to 1Eh | Lowest   |
| SYSUNIV, User NMI         | 019Ah   | No interrupt pending                | 00h        |          |
|                           |         | NMIFG                               | 02h        | Highest  |
|                           |         | OFIFG                               | 04h        |          |
|                           |         | ACCVIFG                             | 06h        |          |
|                           |         | Reserved                            | 08h to 1Eh | Lowest   |

## Table 9. System Module Interrupt Vector Registers

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010

### Texas Instruments

www.ti.com

## **DMA Controller**

The DMA controller allows movement of data from one memory address to another without CPU intervention. Using the DMA controller can increase the throughput of peripheral modules. The DMA controller reduces system power consumption by allowing the CPU to remain in sleep mode, without having to awaken to move data to or from a peripheral.

| Triagor | Channel                  |                          |                          |  |  |
|---------|--------------------------|--------------------------|--------------------------|--|--|
| ingger  | 0                        | 1                        | 2                        |  |  |
| 0       | DMAREQ                   | DMAREQ                   | DMAREQ                   |  |  |
| 1       | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            | TA0CCR0 CCIFG            |  |  |
| 2       | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            | TA0CCR2 CCIFG            |  |  |
| 3       | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            | TA1CCR0 CCIFG            |  |  |
| 4       | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            | TA1CCR2 CCIFG            |  |  |
| 5       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 6       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 7       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 8       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 9       | Reserved                 | Reserved                 | Reserved                 |  |  |
| 10      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 11      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 12      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 13      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 14      | RFRXIFG                  | RFRXIFG                  | RFRXIFG                  |  |  |
| 15      | RFTXIFG                  | RFTXIFG                  | RFTXIFG                  |  |  |
| 16      | UCA0RXIFG                | UCA0RXIFG                | UCA0RXIFG                |  |  |
| 17      | UCA0TXIFG                | <b>UCA0TXIFG</b>         | UCA0TXIFG                |  |  |
| 18      | UCB0RXIFG                | UCB0RXIFG                | UCB0RXIFG                |  |  |
| 19      | UCB0TXIFG                | UCB0TXIFG                | UCB0TXIFG                |  |  |
| 20      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 21      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 22      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 23      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 24      | ADC12IFGx <sup>(2)</sup> | ADC12IFGx <sup>(2)</sup> | ADC12IFGx <sup>(2)</sup> |  |  |
| 25      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 26      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 27      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 28      | Reserved                 | Reserved                 | Reserved                 |  |  |
| 29      | MPY ready                | MPY ready                | MPY ready                |  |  |
| 30      | DMA2IFG                  | DMA0IFG                  | DMA1IFG                  |  |  |
| 31      | DMAE0                    | DMAE0                    | DMAE0                    |  |  |

### Table 10. DMA Trigger Assignments<sup>(1)</sup>

(1) Reserved DMA triggers may be used by other devices in the family. Reserved DMA triggers will not cause any DMA trigger event when selected.

(2) Only on CC430F613x and CC430F513x. Reserved on CC430F612x.

## Watchdog Timer (WDT\_A)

The primary function of the watchdog timer is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the timer can be configured as an interval timer and can generate interrupts at selected time intervals.





## CRC16

www.ti.com

The CRC16 module produces a signature based on a sequence of entered data values and can be used for data checking purposes. The CRC16 module signature is based on the CRC-CCITT standard.

### Hardware Multiplier

The multiplication operation is supported by a dedicated peripheral module. The module performs operations with 32-bit, 24-bit, 16-bit, and 8-bit operands. The module is capable of supporting signed and unsigned multiplication as well as signed and unsigned multiply and accumulate operations.

### AES128 Accelerator

The AES accelerator module performs encryption and decryption of 128-bit data with 128-bit keys according to the Advanced Encryption Standard (AES) (FIPS PUB 197) in hardware.

### **Universal Serial Communication Interface (USCI)**

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and  $I^2C$ , and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection, and IrDA.

The USCI\_An module provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

The USCI\_Bn module provides support for SPI (3 or 4 pin) and I2C.

A USCI\_A0 and USCI\_B0 module are implemented.





## TA0

TA0 is a 16-bit timer/counter (Timer\_A type) with five capture/compare registers. TA0 can support multiple capture/compares, PWM outputs, and interval timing. TA0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| DEVICE INPUT SIGNAL           | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL                            |  |
|-------------------------------|-------------------|--------------|-------------------------|----------------------------------------------------|--|
| PM_TA0CLK                     | TACLK             |              |                         |                                                    |  |
| ACLK (internal)               | ACLK              | Timor        | NA                      |                                                    |  |
| SMCLK (internal)              | SMCLK             | Timer        | NA                      |                                                    |  |
| RFCLK/192 <sup>(1)</sup>      | INCLK             |              |                         |                                                    |  |
| PM_TA0CCR0A                   | CCI0A             |              |                         | PM_TA0CCR0A                                        |  |
| DV <sub>SS</sub>              | CCI0B             | CCDO         | TAO                     |                                                    |  |
| DV <sub>SS</sub>              | GND               | CCRU         | TAU                     |                                                    |  |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |  |
| PM_TA0CCR1A                   | CCI1A             |              |                         | PM_TA0CCR1A                                        |  |
| CBOUT (internal)              | CCI1B             | CCR1         | TA1                     | ADC12 (internal) <sup>(2)</sup><br>ADC12SHSx = {1} |  |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |  |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |  |
| PM_TA0CCR2A                   | CCI2A             |              | TA2                     | PM_TA0CCR2A                                        |  |
| ACLK (internal)               | CCI2B             | CCP2         |                         |                                                    |  |
| DV <sub>SS</sub>              | GND               | CCR2         |                         |                                                    |  |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |  |
| PM_TA0CCR3A                   | CCI3A             |              |                         | PM_TA0CCR3A                                        |  |
| GDO1 from Radio<br>(internal) | CCI3B             | CCR3         | ТАЗ                     |                                                    |  |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |  |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |  |
| PM_TA0CCR4A                   | CCI4A             |              |                         | PM_TA0CCR4A                                        |  |
| GDO2 from Radio<br>(internal) | CCI4B             | CCR4         | TA4                     |                                                    |  |
| DV <sub>SS</sub>              | GND               |              |                         |                                                    |  |
| DV <sub>CC</sub>              | V <sub>CC</sub>   |              |                         |                                                    |  |

**Table 11. TA0 Signal Connections** 

(1) If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

(2) Only on CC430F613x and CC430F513x



## TA1

TA1 is a 16-bit timer/counter (Timer\_A type) with three capture/compare registers. TA1 can support multiple capture/compares, PWM outputs, and interval timing. TA1 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| DEVICE INPUT SIGNAL            | MODULE INPUT NAME | MODULE BLOCK | MODULE OUTPUT<br>SIGNAL | DEVICE OUTPUT<br>SIGNAL<br>PZ |
|--------------------------------|-------------------|--------------|-------------------------|-------------------------------|
| PM TA1CLK                      | TACLK             | <b>T</b> '   |                         |                               |
| ACLK (internal)                | ACLK              |              |                         |                               |
| SMCLK (internal)               | SMCLK             | limer        | NA                      |                               |
| RFCLK/192 <sup>(1)</sup>       | INCLK             |              |                         |                               |
| PM_TA1CCR0A                    | CCI0A             | CCR0         |                         | PM_TA1CCR0A                   |
| RF Async. Output<br>(internal) | CCI0B             |              | TAO                     | RF Async. Input (internal)    |
| DV <sub>SS</sub>               | GND               |              |                         |                               |
| DV <sub>CC</sub>               | V <sub>CC</sub>   |              |                         |                               |
| PM_TA1CCR1A                    | CCI1A             |              | TA1                     | PM_TA1CCR1A                   |
| CBOUT (internal)               | CCI1B             | CCP1         |                         |                               |
| DV <sub>SS</sub>               | GND               | CORT         |                         |                               |
| DV <sub>CC</sub>               | V <sub>CC</sub>   |              |                         |                               |
| PM_TA1CCR2A                    | CCI2A             |              |                         | PM_TA1CCR2A                   |
| ACLK (internal)                | CCI2B             | 0000         | TAO                     |                               |
| DV <sub>SS</sub>               | GND               | CCR2         | I A2                    |                               |
| DV <sub>CC</sub>               | V <sub>CC</sub>   |              |                         |                               |

| Table 12 | . TA1 | Signal | Connections |
|----------|-------|--------|-------------|
|----------|-------|--------|-------------|

(1) If a different RFCLK divider setting is selected for a radio GDO output, this divider setting is also used for the Timer\_A INCLK.

## Real-Time Clock (RTC\_A)

The RTC\_A module can be used as a general-purpose 32-bit counter (counter mode) or as an integrated real-time clock (RTC) (calendar mode). In counter mode, the RTC\_A also includes two independent 8-bit timers that can be cascaded to form a 16-bit timer/counter. Both timers can be read and written by software. Calendar mode integrates an internal calendar which compensates for months with less than 31 days and includes leap year correction. The RTC\_A also supports flexible alarm functions and offset-calibration hardware.

## REF Voltage Reference

The reference module (REF) is responsible for generation of all critical reference voltages that can be used by the various analog peripherals in the device. These include the ADC12\_A, LCD\_B, and COMP\_B modules.

## LCD\_B (Only CC430F613x and CC430F612x)

The LCD\_B driver generates the segment and common signals required to drive a Liquid Crystal Display (LCD). The LCD\_B controller has dedicated data memories to hold segment drive information. Common and segment signals are generated as defined by the mode. Static, 2-mux, 3-mux, and 4-mux LCDs are supported. The module can provide a LCD voltage independent of the supply voltage with its integrated charge pump. It is possible to control the level of the LCD voltage and thus contrast by software. The module also provides an automatic blinking capability for individual segments.

### Comparator\_B

The primary function of the Comparator\_B module is to support precision slope analog-to-digital conversions, battery voltage supervision, and monitoring of external analog signals.



## ADC12\_A (Only CC430F613x and CC430F513x)

The ADC12\_A module supports fast, 12-bit analog-to-digital conversions. The module implements a 12-bit SAR core, sample select control, reference generator and a 16 word conversion-and-control buffer. The conversion-and-control buffer allows up to 16 independent ADC samples to be converted and stored without any CPU intervention.

## Embedded Emulation Module (EEM, S Version)

The Embedded Emulation Module (EEM) supports real-time in-system debugging. The S version of the EEM implemented on all devices has the following features:

- Three hardware triggers/breakpoints on memory access
- · One hardware trigger/breakpoint on CPU register write access
- Up to four hardware triggers can be combined to form complex triggers/breakpoints
- One cycle counter
- Clock control on module level





## **Peripheral File Map**

## Table 13. Peripherals

| MODULE NAME                                                        | BASE ADDRESS | OFFSET ADDRESS<br>RANGE |
|--------------------------------------------------------------------|--------------|-------------------------|
| Special Functions (refer to Table 14)                              | 0100h        | 000h - 01Fh             |
| PMM (refer to Table 15)                                            | 0120h        | 000h - 00Fh             |
| Flash Control (refer to Table 16)                                  | 0140h        | 000h - 00Fh             |
| CRC16 (refer to Table 17)                                          | 0150h        | 000h - 007h             |
| RAM Control (refer to Table 18)                                    | 0158h        | 000h - 001h             |
| Watchdog (refer to Table 19)                                       | 015Ch        | 000h - 001h             |
| UCS (refer to Table 20)                                            | 0160h        | 000h - 01Fh             |
| SYS (refer to Table 21)                                            | 0180h        | 000h - 01Fh             |
| Shared Reference (refer to Table 22)                               | 01B0h        | 000h - 001h             |
| Port Mapping Control (refer to Table 23)                           | 01C0h        | 000h - 007h             |
| Port Mapping Port P1 (refer to Table 24)                           | 01C8h        | 000h - 007h             |
| Port Mapping Port P2 (refer to Table 25)                           | 01D0h        | 000h - 007h             |
| Port Mapping Port P3 (refer to Table 26)                           | 01D8h        | 000h - 007h             |
| Port P1/P2 (refer to Table 27)                                     | 0200h        | 000h - 01Fh             |
| Port P3/P4 (P4 not available on CC430F513x)<br>(refer to Table 28) | 0220h        | 000h - 01Fh             |
| Port P5 (refer to Table 29)                                        | 0240h        | 000h - 01Fh             |
| Port PJ (refer to Table 30)                                        | 0320h        | 000h - 01Fh             |
| TA0 (refer to Table 31)                                            | 0340h        | 000h - 03Fh             |
| TA1 (refer to Table 32)                                            | 0380h        | 000h - 03Fh             |
| RTC_A (refer to Table 33)                                          | 04A0h        | 000h - 01Fh             |
| 32-bit Hardware Multiplier (refer to Table 34)                     | 04C0h        | 000h - 02Fh             |
| DMA Module Control (refer to Table 35)                             | 0500h        | 000h - 00Fh             |
| DMA Channel 0 (refer to Table 36)                                  | 0510h        | 000h - 00Fh             |
| DMA Channel 1 (refer to Table 37)                                  | 0520h        | 000h - 00Fh             |
| DMA Channel 2 (refer to Table 38)                                  | 0530h        | 000h - 00Fh             |
| USCI_A0 (refer to Table 39)                                        | 05C0h        | 000h - 01Fh             |
| USCI_B0 (refer to Table 40)                                        | 05E0h        | 000h - 01Fh             |
| ADC12 (refer to Table 41, only CC430F613x and CC430F513x)          | 0700h        | 000h - 03Fh             |
| Comparator_B (refer to Table 42)                                   | 08C0h        | 000h - 00Fh             |
| AES Accelerator (refer to Table 43)                                | 09C0h        | 000h - 00Fh             |
| LCD_B (refer to Table 44, only CC430F613x and CC430F612x)          | 0A00h        | 000h - 05Fh             |
| Radio Interface (refer to Table 45)                                | 0F00h        | 000h - 03Fh             |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

## Table 14. Special Function Registers (Base Address: 0100h)

| REGISTER DESCRIPTION  | REGISTER | OFFSET |
|-----------------------|----------|--------|
| SFR interrupt enable  | SFRIE1   | 00h    |
| SFR interrupt flag    | SFRIFG1  | 02h    |
| SFR reset pin control | SFRRPCR  | 04h    |

## Table 15. PMM Registers (Base Address: 0120h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| PMM Control 0            | PMMCTL0  | 00h    |
| PMM control 1            | PMMCTL1  | 02h    |
| SVS high side control    | SVSMHCTL | 04h    |
| SVS low side control     | SVSMLCTL | 06h    |
| PMM interrupt flags      | PMMIFG   | 0Ch    |
| PMM interrupt enable     | PMMIE    | 0Eh    |
| PMM power mode 5 control | PM5CTL0  | 10h    |

## Table 16. Flash Control Registers (Base Address: 0140h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |  |
|----------------------|----------|--------|--|
| Flash control 1      | FCTL1    | 00h    |  |
| Flash control 3      | FCTL3    | 04h    |  |
| Flash control 4      | FCTL4    | 06h    |  |

### Table 17. CRC16 Registers (Base Address: 0150h)

|                               | 1         | 1      |
|-------------------------------|-----------|--------|
| REGISTER DESCRIPTION          | REGISTER  | OFFSET |
| CRC data input                | CRC16DI   | 00h    |
| CRC data input reverse byte   | CRCDIRB   | 02h    |
| CRC initialization and result | CRCINIRES | 04h    |
| CRC result reverse byte       | CRCRESR   | 06h    |

### Table 18. RAM Control Registers (Base Address: 0158h)

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| RAM control 0        | RCCTL0   | 00h    |

### Table 19. Watchdog Registers (Base Address: 015Ch)

| REGISTER DESCRIPTION   | REGISTER | OFFSET |
|------------------------|----------|--------|
| Watchdog timer control | WDTCTL   | 00h    |

### Table 20. UCS Registers (Base Address: 0160h)

|                      | •        |        |
|----------------------|----------|--------|
| REGISTER DESCRIPTION | REGISTER | OFFSET |
| UCS control 0        | UCSCTL0  | 00h    |
| UCS control 1        | UCSCTL1  | 02h    |
| UCS control 2        | UCSCTL2  | 04h    |
| UCS control 3        | UCSCTL3  | 06h    |
| UCS control 4        | UCSCTL4  | 08h    |
| UCS control 5        | UCSCTL5  | 0Ah    |
| UCS control 6        | UCSCTL6  | 0Ch    |
| UCS control 7        | UCSCTL7  | 0Eh    |
| UCS control 8        | UCSCTL8  | 10h    |



## Table 21. SYS Registers (Base Address: 0180h)

| REGISTER DESCRIPTION                | REGISTER  | OFFSET |
|-------------------------------------|-----------|--------|
| System control                      | SYSCTL    | 00h    |
| Bootstrap loader configuration area | SYSBSLC   | 02h    |
| JTAG mailbox control                | SYSJMBC   | 06h    |
| JTAG mailbox input 0                | SYSJMBI0  | 08h    |
| JTAG mailbox input 1                | SYSJMBI1  | 0Ah    |
| JTAG mailbox output 0               | SYSJMBO0  | 0Ch    |
| JTAG mailbox output 1               | SYSJMBO1  | 0Eh    |
| Bus Error vector generator          | SYSBERRIV | 18h    |
| User NMI vector generator           | SYSUNIV   | 1Ah    |
| System NMI vector generator         | SYSSNIV   | 1Ch    |
| Reset vector generator              | SYSRSTIV  | 1Eh    |

### Table 22. Shared Reference Registers (Base Address: 01B0h)

| REGISTER DESCRIPTION     | REGISTER | OFFSET |
|--------------------------|----------|--------|
| Shared reference control | REFCTL   | 00h    |

### Table 23. Port Mapping Control Registers (Base Address: 01C0h)

| REGISTER DESCRIPTION          | REGISTER  | OFFSET |  |
|-------------------------------|-----------|--------|--|
| Port mapping key register     | PMAPKEYID | 00h    |  |
| Port mapping control register | PMAPCTL   | 02h    |  |

### Table 24. Port Mapping Port P1 Registers (Base Address: 01C8h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| Port P1.0 mapping register | P1MAP0   | 00h    |
| Port P1.1 mapping register | P1MAP1   | 01h    |
| Port P1.2 mapping register | P1MAP2   | 02h    |
| Port P1.3 mapping register | P1MAP3   | 03h    |
| Port P1.4 mapping register | P1MAP4   | 04h    |
| Port P1.5 mapping register | P1MAP5   | 05h    |
| Port P1.6 mapping register | P1MAP6   | 06h    |
| Port P1.7 mapping register | P1MAP7   | 07h    |

## Table 25. Port Mapping Port P2 Registers (Base Address: 01D0h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| Port P2.0 mapping register | P2MAP0   | 00h    |
| Port P2.1 mapping register | P2MAP2   | 01h    |
| Port P2.2 mapping register | P2MAP2   | 02h    |
| Port P2.3 mapping register | P2MAP3   | 03h    |
| Port P2.4 mapping register | P2MAP4   | 04h    |
| Port P2.5 mapping register | P2MAP5   | 05h    |
| Port P2.6 mapping register | P2MAP6   | 06h    |
| Port P2.7 mapping register | P2MAP7   | 07h    |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

| Table 26 | . Port l | Mapping | Port | P3 | Registers | (Base | Address: | 01D8h) |
|----------|----------|---------|------|----|-----------|-------|----------|--------|
|----------|----------|---------|------|----|-----------|-------|----------|--------|

| REGISTER DESCRIPTION       | REGISTER | OFFSET |  |
|----------------------------|----------|--------|--|
| Port P3.0 mapping register | P3MAP0   | 00h    |  |
| Port P3.1 mapping register | P3MAP3   | 01h    |  |
| Port P3.2 mapping register | P3MAP2   | 02h    |  |
| Port P3.3 mapping register | P3MAP3   | 03h    |  |
| Port P3.4 mapping register | P3MAP4   | 04h    |  |
| Port P3.5 mapping register | P3MAP5   | 05h    |  |
| Port P3.6 mapping register | P3MAP6   | 06h    |  |
| Port P3.7 mapping register | P3MAP7   | 07h    |  |

## Table 27. Port P1/P2 Registers (Base Address: 0200h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P1 input                  | P1IN     | 00h    |
| Port P1 output                 | P1OUT    | 02h    |
| Port P1 direction              | P1DIR    | 04h    |
| Port P1 pullup/pulldown enable | P1REN    | 06h    |
| Port P1 drive strength         | P1DS     | 08h    |
| Port P1 selection              | P1SEL    | 0Ah    |
| Port P1 interrupt vector word  | P1IV     | 0Eh    |
| Port P1 interrupt edge select  | P1IES    | 18h    |
| Port P1 interrupt enable       | P1IE     | 1Ah    |
| Port P1 interrupt flag         | P1IFG    | 1Ch    |
| Port P2 input                  | P2IN     | 01h    |
| Port P2 output                 | P2OUT    | 03h    |
| Port P2 direction              | P2DIR    | 05h    |
| Port P2 pullup/pulldown enable | P2REN    | 07h    |
| Port P2 drive strength         | P2DS     | 09h    |
| Port P2 selection              | P2SEL    | 0Bh    |
| Port P2 interrupt vector word  | P2IV     | 1Eh    |
| Port P2 interrupt edge select  | P2IES    | 19h    |
| Port P2 interrupt enable       | P2IE     | 1Bh    |
| Port P2 interrupt flag         | P2IFG    | 1Dh    |

## Table 28. Port P3/P4 Registers (Base Address: 0220h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P3 input                  | P3IN     | 00h    |
| Port P3 output                 | P3OUT    | 02h    |
| Port P3 direction              | P3DIR    | 04h    |
| Port P3 pullup/pulldown enable | P3REN    | 06h    |
| Port P3 drive strength         | P3DS     | 08h    |
| Port P3 selection              | P3SEL    | 0Ah    |
| Port P4 input                  | P4IN     | 01h    |
| Port P4 output                 | P4OUT    | 03h    |
| Port P4 direction              | P4DIR    | 05h    |
| Port P4 pullup/pulldown enable | P4REN    | 07h    |
| Port P4 drive strength         | P4DS     | 09h    |
| Port P4 selection              | P4SEL    | 0Bh    |



SLAS554B - MAY 2009 - REVISED APRIL 2010

## Table 29. Port P5 Registers (Base Address: 0240h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port P5 input                  | P5IN     | 00h    |
| Port P5 output                 | P5OUT    | 02h    |
| Port P5 direction              | P5DIR    | 04h    |
| Port P5 pullup/pulldown enable | P5REN    | 06h    |
| Port P5 drive strength         | P5DS     | 08h    |
| Port P5 selection              | P5SEL    | 0Ah    |

## Table 30. Port J Registers (Base Address: 0320h)

| REGISTER DESCRIPTION           | REGISTER | OFFSET |
|--------------------------------|----------|--------|
| Port PJ input                  | PJIN     | 00h    |
| Port PJ output                 | PJOUT    | 02h    |
| Port PJ direction              | PJDIR    | 04h    |
| Port PJ pullup/pulldown enable | PJREN    | 06h    |
| Port PJ drive strength         | PJDS     | 08h    |

## Table 31. TA0 Registers (Base Address: 0340h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| TA0 control                | TA0CTL   | 00h    |
| Capture/compare control 0  | TA0CCTL0 | 02h    |
| Capture/compare control 1  | TA0CCTL1 | 04h    |
| Capture/compare control 2  | TA0CCTL2 | 06h    |
| Capture/compare control 3  | TA0CCTL3 | 08h    |
| Capture/compare control 4  | TA0CCTL4 | 0Ah    |
| TA0 counter register       | TAOR     | 10h    |
| Capture/compare register 0 | TA0CCR0  | 12h    |
| Capture/compare register 1 | TA0CCR1  | 14h    |
| Capture/compare register 2 | TA0CCR2  | 16h    |
| Capture/compare register 3 | TA0CCR3  | 18h    |
| Capture/compare register 4 | TA0CCR4  | 1Ah    |
| TA0 expansion register 0   | TA0EX0   | 20h    |
| TA0 interrupt vector       | TA0IV    | 2Eh    |

## Table 32. TA1 Registers (Base Address: 0380h)

| REGISTER DESCRIPTION       | REGISTER | OFFSET |
|----------------------------|----------|--------|
| TA1 control                | TA1CTL   | 00h    |
| Capture/compare control 0  | TA1CCTL0 | 02h    |
| Capture/compare control 1  | TA1CCTL1 | 04h    |
| Capture/compare control 2  | TA1CCTL2 | 06h    |
| TA1 counter register       | TA1R     | 10h    |
| Capture/compare register 0 | TA1CCR0  | 12h    |
| Capture/compare register 1 | TA1CCR1  | 14h    |
| Capture/compare register 2 | TA1CCR2  | 16h    |
| TA1 expansion register 0   | TA1EX0   | 20h    |
| TA1 interrupt vector       | TA1IV    | 2Eh    |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

| REGISTER DESCRIPTION               | REGISTER       | OFFSET |
|------------------------------------|----------------|--------|
| RTC control 0                      | RTCCTL0        | 00h    |
| RTC control 1                      | RTCCTL1        | 01h    |
| RTC control 2                      | RTCCTL2        | 02h    |
| RTC control 3                      | RTCCTL3        | 03h    |
| RTC prescaler 0 control            | RTCPS0CTL      | 08h    |
| RTC prescaler 1 control            | RTCPS1CTL      | 0Ah    |
| RTC prescaler 0                    | RTCPS0         | 0Ch    |
| RTC prescaler 1                    | RTCPS1         | 0Dh    |
| RTC interrupt vector word          | RTCIV          | 0Eh    |
| RTC seconds/counter register 1     | RTCSEC/RTCNT1  | 10h    |
| RTC minutes/counter register 2     | RTCMIN/RTCNT2  | 11h    |
| RTC hours/counter register 3       | RTCHOUR/RTCNT3 | 12h    |
| RTC day of week/counter register 4 | RTCDOW/RTCNT4  | 13h    |
| RTC days                           | RTCDAY         | 14h    |
| RTC month                          | RTCMON         | 15h    |
| RTC year low                       | RTCYEARL       | 16h    |
| RTC year high                      | RTCYEARH       | 17h    |
| RTC alarm minutes                  | RTCAMIN        | 18h    |
| RTC alarm hours                    | RTCAHOUR       | 19h    |
| RTC alarm day of week              | RTCADOW        | 1Ah    |
| RTC alarm days                     | RTCADAY        | 1Bh    |

### Table 34. 32-bit Hardware Multiplier Registers (Base Address: 04C0h)

| REGISTER DESCRIPTION                                    | REGISTER  | OFFSET |
|---------------------------------------------------------|-----------|--------|
| 16-bit operand 1 – multiply                             | MPY       | 00h    |
| 16-bit operand 1 – signed multiply                      | MPYS      | 02h    |
| 16-bit operand 1 – multiply accumulate                  | MAC       | 04h    |
| 16-bit operand 1 – signed multiply accumulate           | MACS      | 06h    |
| 16-bit operand 2                                        | OP2       | 08h    |
| 16 × 16 result low word                                 | RESLO     | 0Ah    |
| 16 x 16 result high word                                | RESHI     | 0Ch    |
| 16 x 16 sum extension register                          | SUMEXT    | 0Eh    |
| 32-bit operand 1 – multiply low word                    | MPY32L    | 10h    |
| 32-bit operand 1 – multiply high word                   | MPY32H    | 12h    |
| 32-bit operand 1 – signed multiply low word             | MPYS32L   | 14h    |
| 32-bit operand 1 – signed multiply high word            | MPYS32H   | 16h    |
| 32-bit operand 1 – multiply accumulate low word         | MAC32L    | 18h    |
| 32-bit operand 1 – multiply accumulate high word        | MAC32H    | 1Ah    |
| 32-bit operand 1 – signed multiply accumulate low word  | MACS32L   | 1Ch    |
| 32-bit operand 1 – signed multiply accumulate high word | MACS32H   | 1Eh    |
| 32-bit operand 2 – low word                             | OP2L      | 20h    |
| 32-bit operand 2 – high word                            | OP2H      | 22h    |
| 32 × 32 result 0 – least significant word               | RES0      | 24h    |
| 32 × 32 result 1                                        | RES1      | 26h    |
| 32 × 32 result 2                                        | RES2      | 28h    |
| 32 × 32 result 3 – most significant word                | RES3      | 2Ah    |
| MPY32 control register 0                                | MPY32CTL0 | 2Ch    |



# SLAS554B – MAY 2009–REVISED APRIL 2010

| Table 35. D | MA Module | Control | Registers | (Base | Address: | 0500h) |
|-------------|-----------|---------|-----------|-------|----------|--------|
|-------------|-----------|---------|-----------|-------|----------|--------|

| REGISTER DESCRIPTION | REGISTER | OFFSET |
|----------------------|----------|--------|
| DMA module control 0 | DMACTL0  | 00h    |
| DMA module control 1 | DMACTL1  | 02h    |
| DMA module control 2 | DMACTL2  | 04h    |
| DMA module control 3 | DMACTL3  | 06h    |
| DMA module control 4 | DMACTL4  | 08h    |
| DMA interrupt vector | DMAIV    | 0Ah    |

### Table 36. DMA Channel 0 Registers (Base Address: 0510h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 0 control                  | DMA0CTL  | 00h    |
| DMA channel 0 source address low       | DMA0SAL  | 02h    |
| DMA channel 0 source address high      | DMA0SAH  | 04h    |
| DMA channel 0 destination address low  | DMA0DAL  | 06h    |
| DMA channel 0 destination address high | DMA0DAH  | 08h    |
| DMA channel 0 transfer size            | DMA0SZ   | 0Ah    |

### Table 37. DMA Channel 1 Registers (Base Address: 0520h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 1 control                  | DMA1CTL  | 00h    |
| DMA channel 1 source address low       | DMA1SAL  | 02h    |
| DMA channel 1 source address high      | DMA1SAH  | 04h    |
| DMA channel 1 destination address low  | DMA1DAL  | 06h    |
| DMA channel 1 destination address high | DMA1DAH  | 08h    |
| DMA channel 1 transfer size            | DMA1SZ   | 0Ah    |

### Table 38. DMA Channel 2 Registers (Base Address: 0530h)

| REGISTER DESCRIPTION                   | REGISTER | OFFSET |
|----------------------------------------|----------|--------|
| DMA channel 2 control                  | DMA2CTL  | 00h    |
| DMA channel 2 source address low       | DMA2SAL  | 02h    |
| DMA channel 2 source address high      | DMA2SAH  | 04h    |
| DMA channel 2 destination address low  | DMA2DAL  | 06h    |
| DMA channel 2 destination address high | DMA2DAH  | 08h    |
| DMA channel 2 transfer size            | DMA2SZ   | 0Ah    |



CC430F613x

CC430F612x

CC430F513x

### www.ti.com

| Table 39. USCI | A0 Registers (Base | Address: 05C0h) |
|----------------|--------------------|-----------------|
|----------------|--------------------|-----------------|

| REGISTER DESCRIPTION       | REGISTER   | OFFSET |
|----------------------------|------------|--------|
| USCI control 0             | UCA0CTL0   | 00h    |
| USCI control 1             | UCA0CTL1   | 01h    |
| USCI baud rate 0           | UCA0BR0    | 06h    |
| USCI baud rate 1           | UCA0BR1    | 07h    |
| USCI modulation control    | UCA0MCTL   | 08h    |
| USCI status                | UCA0STAT   | 0Ah    |
| USCI receive buffer        | UCA0RXBUF  | 0Ch    |
| USCI transmit buffer       | UCA0TXBUF  | 0Eh    |
| USCI LIN control           | UCA0ABCTL  | 10h    |
| USCI IrDA transmit control | UCA0IRTCTL | 12h    |
| USCI IrDA receive control  | UCA0IRRCTL | 13h    |
| USCI interrupt enable      | UCA0IE     | 1Ch    |
| USCI interrupt flags       | UCA0IFG    | 1Dh    |
| USCI interrupt vector word | UCA0IV     | 1Eh    |

## Table 40. USCI\_B0 Registers (Base Address: 05E0h)

| REGISTER DESCRIPTION             | REGISTER         | OFFSET |
|----------------------------------|------------------|--------|
| USCI synchronous control 0       | UCB0CTL0         | 00h    |
| USCI synchronous control 1       | UCB0CTL1         | 01h    |
| USCI synchronous bit rate 0      | UCB0BR0          | 06h    |
| USCI synchronous bit rate 1      | UCB0BR1          | 07h    |
| USCI synchronous status          | UCB0STAT         | 0Ah    |
| USCI synchronous receive buffer  | UCBORXBUF        | 0Ch    |
| USCI synchronous transmit buffer | <b>UCB0TXBUF</b> | 0Eh    |
| USCI I2C own address             | UCB0I2COA        | 10h    |
| USCI I2C slave address           | UCB0I2CSA        | 12h    |
| USCI interrupt enable            | UCB0IE           | 1Ch    |
| USCI interrupt flags             | UCB0IFG          | 1Dh    |
| USCI interrupt vector word       | UCB0IV           | 1Eh    |


#### SLAS554B-MAY 2009-REVISED APRIL 2010

| Table 41. ADC12_ | A Registers | (Base | Address: | 0700h) |
|------------------|-------------|-------|----------|--------|
|------------------|-------------|-------|----------|--------|

| REGISTER DESCRIPTION           | REGISTER    | OFFSET |
|--------------------------------|-------------|--------|
| Control register 0             | ADC12CTL0   | 00h    |
| Control register 1             | ADC12CTL1   | 02h    |
| Control register 2             | ADC12CTL2   | 04h    |
| Interrupt-flag register        | ADC12IFG    | 0Ah    |
| Interrupt-enable register      | ADC12IE     | 0Ch    |
| Interrupt-vector-word register | ADC12IV     | 0Eh    |
| ADC memory-control register 0  | ADC12MCTL0  | 10h    |
| ADC memory-control register 1  | ADC12MCTL1  | 11h    |
| ADC memory-control register 2  | ADC12MCTL2  | 12h    |
| ADC memory-control register 3  | ADC12MCTL3  | 13h    |
| ADC memory-control register 4  | ADC12MCTL4  | 14h    |
| ADC memory-control register 5  | ADC12MCTL5  | 15h    |
| ADC memory-control register 6  | ADC12MCTL6  | 16h    |
| ADC memory-control register 7  | ADC12MCTL7  | 17h    |
| ADC memory-control register 8  | ADC12MCTL8  | 18h    |
| ADC memory-control register 9  | ADC12MCTL9  | 19h    |
| ADC memory-control register 10 | ADC12MCTL10 | 1Ah    |
| ADC memory-control register 11 | ADC12MCTL11 | 1Bh    |
| ADC memory-control register 12 | ADC12MCTL12 | 1Ch    |
| ADC memory-control register 13 | ADC12MCTL13 | 1Dh    |
| ADC memory-control register 14 | ADC12MCTL14 | 1Eh    |
| ADC memory-control register 15 | ADC12MCTL15 | 1Fh    |
| Conversion memory 0            | ADC12MEM0   | 20h    |
| Conversion memory 1            | ADC12MEM1   | 22h    |
| Conversion memory 2            | ADC12MEM2   | 24h    |
| Conversion memory 3            | ADC12MEM3   | 26h    |
| Conversion memory 4            | ADC12MEM4   | 28h    |
| Conversion memory 5            | ADC12MEM5   | 2Ah    |
| Conversion memory 6            | ADC12MEM6   | 2Ch    |
| Conversion memory 7            | ADC12MEM7   | 2Eh    |
| Conversion memory 8            | ADC12MEM8   | 30h    |
| Conversion memory 9            | ADC12MEM9   | 32h    |
| Conversion memory 10           | ADC12MEM10  | 34h    |
| Conversion memory 11           | ADC12MEM11  | 36h    |
| Conversion memory 12           | ADC12MEM12  | 38h    |
| Conversion memory 13           | ADC12MEM13  | 3Ah    |
| Conversion memory 14           | ADC12MEM14  | 3Ch    |
| Conversion memory 15           | ADC12MEM15  | 3Eh    |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

| REGISTER DESCRIPTION         | REGISTER | OFFSET |
|------------------------------|----------|--------|
| Comp_B control register 0    | CBCTL0   | 00h    |
| Comp_B control register 1    | CBCTL1   | 02h    |
| Comp_B control register 2    | CBCTL2   | 04h    |
| Comp_B control register 3    | CBCTL3   | 06h    |
| Comp_B interrupt register    | CBINT    | 0Ch    |
| Comp_B interrupt vector word | CBIV     | 0Eh    |

# Table 43. AES Accelerator Registers (Base Address: 09C0h)

| REGISTER DESCRIPTION               | REGISTER | OFFSET |
|------------------------------------|----------|--------|
| AES accelerator control register 0 | AESACTL0 | 00h    |
| Reserved                           |          | 02h    |
| AES accelerator status register    | AESASTAT | 04h    |
| AES accelerator key register       | AESAKEY  | 06h    |
| AES accelerator data in register   | AESADIN  | 008h   |
| AES accelerator data out register  | AESADOUT | 00Ah   |

# Table 44. LCD\_B Registers (Base Address: 0A00h)

| REGISTER DESCRIPTION               | REGISTER   | OFFSET |
|------------------------------------|------------|--------|
| LCD_B control register 0           | LCDBCTL0   | 000h   |
| LCD_B control register 1           | LCDBCTL1   | 002h   |
| LCD_B blinking control register    | LCDBBLKCTL | 004h   |
| LCD_B memory control register      | LCDBMEMCTL | 006h   |
| LCD_B voltage control register     | LCDBVCTL   | 008h   |
| LCD_B port control register 0      | LCDBPCTL0  | 00Ah   |
| LCD_B port control register 1      | LCDBPCTL1  | 00Ch   |
| LCD_B charge pump control register | LCDBCTL0   | 012h   |
| LCD_B interrupt vector word        | LCDBIV     | 01Eh   |
| LCD_B memory 1                     | LCDM1      | 020h   |
| LCD_B memory 2                     | LCDM2      | 021h   |
|                                    |            |        |
| LCD_B memory 14                    | LCDM14     | 02Dh   |
| LCD_B blinking memory 1            | LCDBM1     | 040h   |
| LCD_B blinking memory 2            | LCDBM2     | 041h   |
|                                    |            |        |
| LCD_B blinking memory 14           | LCDBM14    | 04Dh   |



# Table 45. Radio Interface Registers (Base Address: 0F00h)

| REGISTER DESCRIPTION                              | REGISTER    | OFFSET |
|---------------------------------------------------|-------------|--------|
| Radio interface control register 0                | RF1AIFCTL0  | 00h    |
| Radio interface control register 1                | RF1AIFCTL1  | 02h    |
| Radio interface error flag register               | RF1AIFERR   | 06h    |
| Radio interface error vector word                 | RF1AIFERRV  | 0Ch    |
| Radio interface interrupt vector word             | RF1AIFIV    | 0Eh    |
| Radio instruction word register                   | RF1AINSTRW  | 10h    |
| Radio instruction word register, 1-byte auto-read | RF1AINSTR1W | 12h    |
| Radio instruction word register, 2-byte auto-read | RF1AINSTR2W | 14h    |
| Radio data in register                            | RF1ADINW    | 16h    |
| Radio status word register                        | RF1ASTATW   | 20h    |
| Radio status word register, 1-byte auto-read      | RF1ASTAT1W  | 22h    |
| Radio status word register, 2-byte auto-read      | RF1AISTAT2W | 24h    |
| Radio data out register                           | RF1ADOUTW   | 28h    |
| Radio data out register, 1-byte auto-read         | RF1ADOUT1W  | 2Ah    |
| Radio data out register, 2-byte auto-read         | RF1ADOUT2W  | 2Ch    |
| Radio core signal input register                  | RF1AIN      | 30h    |
| Radio core interrupt flag register                | RF1AIFG     | 32h    |
| Radio core interrupt edge select register         | RF1AIES     | 34h    |
| Radio core interrupt enable register              | RF1AIE      | 36h    |
| Radio core interrupt vector word                  | RF1AIV      | 38h    |



#### CC430F513x SLAS554B – MAY 2009 – REVISED APRIL 2010

CC430F613x CC430F612x

#### Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

| Voltage applied at DVCC and AVCC pins to V <sub>SS</sub>                            | –0.3 V to 4.1 V                                   |
|-------------------------------------------------------------------------------------|---------------------------------------------------|
| Voltage applied to any pin (excluding VCORE, RF_P, RF_N, and R_BIAS) <sup>(2)</sup> | −0.3 V to (V <sub>CC</sub> + 0.3 V),<br>4.1 V Max |
| Voltage applied to VCORE, RF_P, RF_N, and R_BIAS <sup>(2)</sup>                     | –0.3 V to 2.0 V                                   |
| Input RF level at pins RF_P and RF_N                                                | 10 dBm                                            |
| Diode current at any device terminal                                                | ±2 mA                                             |
| Storage temperature range <sup>(3)</sup> , T <sub>stg</sub>                         | –55°C to 105°C                                    |
| Maximum junction temperature, T <sub>J</sub>                                        | 95°C                                              |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to  $V_{SS}$ .

(3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

#### **Thermal Packaging Characteristics CC430F51xx**

| $\theta_{JA}$ Junction to ambient thermal resistance, still air | lunction to each and the model assistances still sim | Low-K board  | 48 QFN (RGZ) | 98°C/W |
|-----------------------------------------------------------------|------------------------------------------------------|--------------|--------------|--------|
|                                                                 | High-K board                                         | 48 QFN (RGZ) | 28°C/W       |        |

#### Thermal Packaging Characteristics CC430F61xx

| 0   | lunction to embient thermal resistance, still size | Low-K board 64 QFN (RGC) | 83°C/W       |        |
|-----|----------------------------------------------------|--------------------------|--------------|--------|
| Alv | Sunction to ambient thermal resistance, still an   | High-K board             | 64 QFN (RGC) | 26°C/W |

#### **Recommended Operating Conditions**

|                                           |                                                                                                                                                                                                                                                                      |                                                      | MIN | NOM | MAX | UNIT |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| Vcc                                       | Supply voltage range applied at all DVCC and AVCC pins <sup>(1)</sup> during program execution and flash programming                                                                                                                                                 | PMMCOREVx = 0 (default after POR)                    | 1.8 |     | 3.6 | V    |
|                                           | with PMM default settings. Radio is not operational with PMMCOREVx = 0, 1. <sup>(2)</sup>                                                                                                                                                                            | PMMCOREVx = 1                                        | 2.0 |     | 3.6 | V    |
|                                           | Supply voltage range applied at all DVCC and AVCC                                                                                                                                                                                                                    | PMMCOREVx = 2                                        | 2.2 |     | 3.6 | V    |
| V <sub>CC</sub>                           | pins <sup>(1)</sup> during program execution, flash programming and radio operation with PMM default settings. <sup>(2)</sup>                                                                                                                                        | PMMCOREVx = 3                                        | 2.4 |     | 3.6 | V    |
| V <sub>CC</sub>                           | Supply voltage range applied at all DVCC and AVCC pins <sup>(1)</sup> during program execution, flash programming and radio operation with PMMCOREVx = 2, high-side SVS level lowered (SVSHRVLx=SVSHRRRLx=1) or high-side SVS disabled (SVSHE=0). <sup>(3)</sup> (2) | PMMCOREVx = 2,<br>SVSHRVLx=SVSHRRRLx=1<br>or SVSHE=0 | 2.0 |     | 3.6 | V    |
| V <sub>SS</sub>                           | Supply voltage applied at the exposed die attach VSS and AVSS pin                                                                                                                                                                                                    |                                                      |     | 0   |     | V    |
| T <sub>A</sub>                            | Operating free-air temperature                                                                                                                                                                                                                                       |                                                      | -40 |     | 85  | °C   |
| TJ                                        | Operating junction temperature                                                                                                                                                                                                                                       |                                                      | -40 |     | 85  | °C   |
| C <sub>VCORE</sub>                        | Recommended capacitor at VCORE                                                                                                                                                                                                                                       |                                                      |     | 470 |     | nF   |
| C <sub>DVCC</sub> /<br>C <sub>VCORE</sub> | Capacitor ratio of capacitor at DVCC to capacitor at VCORE                                                                                                                                                                                                           |                                                      | 10  |     |     |      |

(1) It is recommended to power  $AV_{CC}$  and  $DV_{CC}$  from the same source. A maximum difference of 0.3 V between  $AV_{CC}$  and  $DV_{CC}$  can be tolerated during power up and operation.

(2) Modules may have a different supply voltage range specification. See the specification of the respective module in this data sheet.

(3) Lowering the high-side SVS level or disabling the high-side SVS might cause the LDO to operate out of regulation but the core voltage will still stay within it's limits and is still supervised by the low-side SVS ensuring reliable operation.

TEXAS INSTRUMENTS

www.ti.com

# Recommended Operating Conditions (continued)

|                                                                              |                                                                 |                                      | MIN NOM                                                                       | MAX                                   | UNIT |
|------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|------|
| f <sub>SYSTEM</sub> Processor (MCLK) frequency <sup>(4)</sup> (see Figure 2) |                                                                 | PMMCOREVx = 0<br>(default condition) | 0                                                                             | 8                                     | MHz  |
|                                                                              | Processor (MCLK) frequency <sup>(4)</sup> (see Figure 2)        | PMMCOREVx = 1                        | 0                                                                             | 12                                    | MHz  |
|                                                                              |                                                                 | PMMCOREVx = 2                        | 0                                                                             | 16                                    | MHz  |
|                                                                              |                                                                 | PMMCOREVx = 3                        | 0                                                                             | 20                                    | MHz  |
| P <sub>INT</sub>                                                             | Internal power dissipation                                      |                                      | V <sub>CC</sub> x I(DV                                                        | CC)                                   | W    |
| P <sub>IO</sub>                                                              | I/O power dissipation of I/O pins powered by DVCC               |                                      | (V <sub>CC</sub> - V <sub>IOH</sub> ) ×<br>V <sub>IOL</sub> x I <sub>IC</sub> | ( I <sub>IOH</sub> +<br><sub>DL</sub> | W    |
| P <sub>MAX</sub>                                                             | Maximum allowed power dissipation, $P_{MAX} > P_{IO} + P_{INT}$ |                                      | (T <sub>J</sub> - T <sub>A</sub> )/6                                          | ) <sub>JA</sub>                       | W    |

(4) Modules may have a different maximum input clock specification. See the specification of the respective module in this data sheet.



The numbers within the fields denote the supported PMMCOREVx settings.

#### Figure 2. Maximum System Frequency



#### **Electrical Characteristics**

# Active Mode Supply Current Into V<sub>cc</sub> Excluding External Current

over recommended operating free-air temperature (unless otherwise noted)<sup>(1) (2) (3)</sup>

|                                       |           |                         |                           | FREQUENCY (f <sub>DCO</sub> = f <sub>MCLK</sub> = f <sub>SMCLK</sub> ) |      |      |      |      |      |      |      |      |      |            |    |  |
|---------------------------------------|-----------|-------------------------|---------------------------|------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------------|----|--|
| PARAMETER                             | EXECUTION | ECUTION V <sub>CC</sub> | V <sub>CC</sub> PMMCOREVx | 1 N                                                                    | 1Hz  | 8 N  | 1Hz  | 12   | MHz  | 16 I | MHz  | 20 N | ИНz  | UNIT       |    |  |
|                                       |           |                         |                           | TYP                                                                    | MAX  | TYP  | MAX  | TYP  | MAX  | TYP  | MAX  | TYP  | MAX  |            |    |  |
| I <sub>AM, Flash</sub> <sup>(4)</sup> |           |                         | 0                         | 0.23                                                                   | 0.26 | 1.35 | 1.60 |      |      |      |      |      |      |            |    |  |
|                                       | Flach     | 201                     | 1                         | 0.25                                                                   | 0.28 | 1.55 |      | 2.30 | 2.65 |      |      |      |      |            |    |  |
|                                       | Tiasti    | 3.0 V                   | 3.0 V                     | 2                                                                      | 0.27 | 0.30 | 1.75 |      | 2.60 |      | 3.45 | 3.90 |      |            | ma |  |
|                                       |           |                         | 3                         | 0.28                                                                   | 0.32 | 1.85 |      | 2.75 |      | 3.65 |      | 4.55 | 5.10 |            |    |  |
|                                       |           |                         |                           |                                                                        | 0    | 0.18 | 0.20 | 0.95 | 1.10 |      |      |      |      |            |    |  |
| ı (5)                                 | DAM       | RAM 3.0 V               | 1                         | 0.20                                                                   | 0.22 | 1.10 |      | 1.60 | 1.85 |      |      |      |      | <b>m</b> 1 |    |  |
| Iam, ram <sup>(3)</sup>               | RAM       |                         | 2                         | 0.21                                                                   | 0.24 | 1.20 |      | 1.80 |      | 2.40 | 2.70 |      |      | ma         |    |  |
|                                       |           |                         | 3                         | 0.22                                                                   | 0.25 | 1.30 |      | 1.90 |      | 2.50 |      | 3.10 | 3.60 |            |    |  |

(1)

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load (2)capacitance are chosen to closely match the required 12.5 pF. Characterized with program executing typical data processing.

(3)  $\label{eq:factor} \begin{array}{l} f_{ACLK} = 32786 \text{ Hz}, f_{DCO} = f_{MCLK} = f_{SMCLK} \text{ at specified frequency}. \\ \text{XTS} = CPUOFF = SCG0 = SCG1 = OSCOFF = SMCLKOFF = 0. \end{array}$ 

Active mode supply current when program executes in flash at a nominal supply voltage of 3.0V. (4) Active mode supply current when program executes in RAM at a nominal supply voltage of 3.0V. (5)

# **Typical Characteristics - Active Mode Supply Currents**

**Active Mode Supply Current** 

vs **MCLK Frequency** 



Figure 3.



# Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1) (2)</sup>

|                         |                                         |         |           | Temperature (T <sub>A</sub> ) |     |     |     |     |     |     |     |      |   |
|-------------------------|-----------------------------------------|---------|-----------|-------------------------------|-----|-----|-----|-----|-----|-----|-----|------|---|
|                         | PARAMETER                               | Vcc     | PMMCOREVx | -40                           | °C  | 25  | °C  | 60  | °C  | 85° | °C  | UNIT |   |
|                         |                                         |         |           | TYP                           | MAX | ТҮР | MAX | TYP | MAX | TYP | MAX |      |   |
|                         | Low power mode $O^{(3)}$ (4)            | 2.2 V   | 0         | 80                            | 100 | 80  | 100 | 80  | 100 | 80  | 100 |      |   |
| LPM0,1MHz               | Low-power mode 0                        | 3.0 V   | 3         | 90                            | 110 | 90  | 110 | 90  | 110 | 90  | 110 | μΑ   |   |
|                         | Low power mode $2^{(5)}$ <sup>(4)</sup> | 2.2 V   | 0         | 6.5                           | 11  | 6.5 | 11  | 6.5 | 11  | 6.5 | 11  |      |   |
|                         | 3.0 V                                   | 3       | 7.5       | 12                            | 7.5 | 12  | 7.5 | 12  | 7.5 | 12  | μΑ  |      |   |
| I <sub>LPM3,XT1LF</sub> |                                         |         | 0         | 1.8                           |     | 2.0 | 2.6 | 3.0 | 4.0 | 4.4 | 5.9 |      |   |
|                         | Low-power mode 3, crystal               | 201/    | 1         | 1.9                           |     | 2.1 |     | 3.2 |     | 4.8 |     | uΔ   |   |
|                         | mode <sup>(6) (4)</sup>                 | 3.0 V 2 | 2.0       |                               | 2.2 |     | 3.4 |     | 5.1 |     | μA  |      |   |
|                         |                                         |         | 3         | 2.0                           |     | 2.2 | 2.9 | 3.5 | 4.8 | 5.3 | 7.4 | Ī    |   |
|                         |                                         |         | 0         | 0.9                           |     | 1.1 | 2.3 | 2.1 | 3.7 | 3.5 | 5.6 |      |   |
|                         | Low-power mode 3,                       | 201/    | 1         | 1.0                           |     | 1.2 |     | 2.3 |     | 3.9 |     |      |   |
| ILPM3,VLO               | VLO mode <sup>(7)</sup> (4)             | 3.0 V   | 2         | 1.1                           |     | 1.3 |     | 2.5 |     | 4.2 |     | μΑ   |   |
|                         |                                         |         | 3         | 1.1                           |     | 1.3 | 2.6 | 2.6 | 4.5 | 4.4 | 7.1 | Ī    |   |
|                         |                                         |         | 0         | 0.8                           |     | 1.0 | 2.2 | 2.0 | 3.6 | 3.4 | 5.5 |      |   |
|                         | Low power mode $4^{(8)}$ (4)            | 201/    | 1         | 0.9                           |     | 1.1 |     | 2.2 |     | 3.8 |     |      |   |
| ILPM4                   | Low-power mode 4                        | 3.0 V   | 2         | 1.0                           |     | 1.2 |     | 2.4 |     | 4.1 |     | μΑ   |   |
|                         |                                         |         |           | 3                             | 1.0 |     | 1.2 | 2.5 | 2.5 | 4.4 | 4.3 | 7.0  | Ī |

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. (1)

The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load (2)capacitance are chosen to closely match the required 12.5 pF.

(3) Current for watchdog timer clocked by SMCLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 0, SCG1 = 0, OSCOFF = 0 (LPM0); f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DC0</sub> = 1 MHz

(4) Current for brownout, high side supervisor (SVS<sub>H</sub>) normal mode included. Low side supervisor and monitors disabled (SVS<sub>L</sub>, SVM<sub>L</sub>). High side monitor disabled (SVM<sub>H</sub>). RAM retention enabled.

Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). (5) CPUOFF = 1, SCG0 = 0, SCG1 = 1, OSCOFF = 0 (LPM2); f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = 0 MHz, f<sub>SMCLK</sub> = f<sub>DC0</sub> = 0 MHz; DC0 setting = 1 MHz operation, DCO bias generator enabled.

(6) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3); f<sub>ACLK</sub> = 32768 Hz, f<sub>MCLK</sub> = f<sub>SMCLK</sub> = f<sub>DC0</sub> = 0 MHz

Current for watchdog timer and RTC clocked by ACLK included. ACLK = VLO. (7)

 $\begin{array}{l} \mathsf{CPUOFF}=1, \ \mathsf{SCG0}=1, \ \mathsf{SCG1}=1, \ \mathsf{OSCOFF}=0 \ (\mathsf{LPM3}); \ f_{\mathsf{ACLK}}=f_{\mathsf{VLO}}, \ f_{\mathsf{MCLK}}=f_{\mathsf{SMCLK}}=f_{\mathsf{DCO}}=0 \ \mathsf{MHz} \\ \mathsf{CPUOFF}=1, \ \mathsf{SCG0}=1, \ \mathsf{SCG1}=1, \ \mathsf{OSCOFF}=1 \ (\mathsf{LPM4}); \ f_{\mathsf{DCO}}=f_{\mathsf{ACLK}}=f_{\mathsf{MCLK}}=f_{\mathsf{SMCLK}}=0 \ \mathsf{MHz} \\ \end{array}$ 

(8)

Texas **INSTRUMENTS** 

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x CC430F612x

CC430F513x





www.ti.com



#### SLAS554B-MAY 2009-REVISED APRIL 2010

# Low-Power Mode with LCD Supply Currents (Into V<sub>CC</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1) (2)</sup>

|                              |                                                                             |                  |           |     |     | ٦   | Гempera | ture (T <sub>A</sub> | )   |     |     |      |  |
|------------------------------|-----------------------------------------------------------------------------|------------------|-----------|-----|-----|-----|---------|----------------------|-----|-----|-----|------|--|
|                              | PARAMETER                                                                   | V <sub>cc</sub>  | PMMCOREVx | -40 | °C  | 25  | °C      | 60                   | °C  | 85  | °C  | UNIT |  |
|                              |                                                                             |                  |           | TYP | MAX | TYP | MAX     | TYP                  | MAX | TYP | MAX |      |  |
|                              | Low power mode 2                                                            | 0.014            | 0         | 2.2 |     | 2.4 |         | 3.5                  |     | 4.9 |     |      |  |
| I <sub>LPM3</sub>            | (LPM3) current, LCD                                                         |                  | 1         | 2.3 |     | 2.5 |         | 3.7                  |     | 5.3 |     |      |  |
| ext. bias                    | 4-mux mode, external                                                        | 3.0 V            | 2         | 2.4 |     | 2.6 |         | 3.9                  |     | 5.6 |     | μΑ   |  |
|                              | blasing <sup>(3)</sup>                                                      |                  | 3         | 2.4 |     | 2.6 |         | 4.0                  |     | 5.8 |     |      |  |
| I <sub>LPM3</sub>            | Low-power mode 3                                                            | Low-power mode 3 |           | 0   | 3.1 |     | 3.3     | 4.0                  | 4.3 |     | 5.8 | 7.4  |  |
|                              | (LPM3) current, LCD                                                         | 201              | 1         | 3.2 |     | 3.4 |         | 4.5                  |     | 6.2 |     | ıιΔ  |  |
| int. bias                    | 4-mux mode, internal<br>biasing, charge pump<br>disabled <sup>(3) (5)</sup> | 3.0 V            | 2         | 3.3 |     | 3.5 |         | 4.7                  |     | 6.5 |     | μΑ   |  |
|                              |                                                                             |                  | 3         | 3.3 |     | 3.5 | 4.3     | 4.8                  |     | 6.7 | 8.9 |      |  |
|                              |                                                                             |                  | 0         |     |     | 4.0 |         |                      |     |     |     |      |  |
|                              |                                                                             | 2.2 V            | 1         |     |     | 4.1 |         |                      |     |     |     |      |  |
|                              | Low-power mode 3<br>(LPM3) current, LCD                                     |                  | 2         |     |     | 4.2 |         |                      |     |     |     |      |  |
| I <sub>LPM3</sub><br>I CD CP | 4-mux mode, internal                                                        |                  | 0         |     |     | 4.2 |         |                      |     |     |     | μA   |  |
| LCD,CP                       | biasing, charge pump<br>enabled <sup>(3) (6)</sup>                          | 201              | 1         |     |     | 4.3 |         |                      |     |     |     |      |  |
|                              |                                                                             | 3.0 V -          | 2         |     |     | 4.5 |         |                      |     |     |     |      |  |
|                              |                                                                             |                  | 3         |     |     | 4.5 |         |                      |     |     |     | ſ    |  |

(1) All inputs are tied to 0 V or to V<sub>CC</sub>. Outputs do not source or sink any current.

(2) The currents are characterized with a Micro Crystal MS1V-T1K crystal with a load capacitance of 12.5 pF. The internal and external load capacitance are chosen to closely match the required 12.5 pF.

(3) Current for watchdog timer and RTC clocked by ACLK included. ACLK = low frequency crystal operation (XTS = 0, XT1DRIVEx = 0). CPUOFF = 1, SCG0 = 1, SCG1 = 1, OSCOFF = 0 (LPM3);  $f_{ACLK} = 32768$  Hz,  $f_{MCLK} = f_{SMCLK} = f_{DCO} = 0$  MHz Current for brownout, high side supervisor (SVS<sub>H</sub>) normal mode included. Low side supervisor and monitors disabled (SVS<sub>L</sub>, SVM<sub>L</sub>). High side monitor disabled (SVM<sub>H</sub>). RAM retention enabled.

(4) LCDMx = 11 (4-mux mode), LCDREXT=1, LCDEXTBIAS=1 (external biasing), LCD2B=0 (1/3 bias), LCDCPEN=0 (charge pump disabled), LCDSSEL=0, LCDPREx=101, LCDDIVx=00011 (f<sub>LCD</sub> = 32768Hz/32/4 = 256Hz) Current through external resistors not included (voltage levels are supplied by test equipment). Even segments S0,S2,...=0, odd segments S1,S3,...=1. No LCD panel load.

(5) LCDMx = 11 (4-mux mode), LCDREXT=0, LCDEXTBIAS=0 (internal biasing), LCD2B=0 (1/3 bias), LCDCPEN=0 (charge pump disabled), LCDSSEL=0, LCDPREx=101, LCDDIVx=00011 (f<sub>LCD</sub> = 32768Hz/32/4 = 256Hz) Even segments S0,S2,...=0, odd segments S1,S3,...=1. No LCD panel load.

(6) LCDMx = 11 (4-mux mode), LCDREXT=0, LCDEXTBIAS=0 (internal biasing), LCD2B=0 (1/3 bias), LCDCPEN=1 (charge pump enabled), VLCDx=1000 (V<sub>LCD</sub>=3V,typ.), LCDSSEL=0, LCDPREx=101, LCDDIVx=00011 (f<sub>LCD</sub> = 32768Hz/32/4 = 256Hz) Even segments S0,S2,...=0, odd segments S1,S3,...=1. No LCD panel load.

CC430F613x CC430F612x CC430F513x SLAS554B-MAY 2009-REVISED APRIL 2010

**FEXAS** INSTRUMENTS

www.ti.com

#### **Digital Inputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                                                                     | TEST CONDITIONS                                                                                  | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT |
|------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------|
| V                      | Depitive going input threshold voltage                                                        |                                                                                                  | 1.8 V           | 0.80 |     | 1.40 | V    |
| VIT+                   | Positive-going input theshold voltage                                                         |                                                                                                  | 3 V             | 1.50 |     | 2.10 | v    |
| V                      | Negative going input threshold voltage                                                        |                                                                                                  | 1.8 V           | 0.45 |     | 1.00 | V    |
| VIT-                   | Negative-going input theshold voltage                                                         |                                                                                                  | 3 V             | 0.75 |     | 1.65 | v    |
| V                      |                                                                                               |                                                                                                  | 1.8 V           | 0.3  |     | 0.8  | V    |
| V <sub>hys</sub>       | Input voltage hysteresis ( $v_{IT+} - v_{IT-}$ )                                              |                                                                                                  | 3 V             | 0.4  |     | 1.0  | v    |
| R <sub>Pull</sub>      | Pullup/pulldown resistor                                                                      | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$                                 |                 | 20   | 35  | 50   | kΩ   |
| CI                     | Input capacitance                                                                             | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                    |                 |      | 5   |      | pF   |
| I <sub>lkg(Px.x)</sub> | High-impedance leakage current                                                                | (1) (2)                                                                                          | 1.8 V/3 V       |      |     | ±50  | nA   |
| t <sub>(int)</sub>     | External interrupt timing (External trigger pulse width to set interrupt flag) <sup>(3)</sup> | Ports with interrupt capability<br>(see block diagram and<br>terminal function<br>descriptions). | 1.8 V/3 V       | 20   |     |      | ns   |

(1)

The leakage current is measured with V<sub>SS</sub> or V<sub>CC</sub> applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is (2)

disabled. An external signal sets the interrupt flag every time the minimum interrupt pulse width t(int) is met. It may be set by trigger signals shorter (3) than t(int).

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010

www.ti.com

# **Digital Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                             | TEST CONDITIONS                                         | V <sub>cc</sub>                          | MIN                    | MAX                    | UNIT |  |
|-----------------------|---------------------------------------|---------------------------------------------------------|------------------------------------------|------------------------|------------------------|------|--|
|                       |                                       | $I_{(OHmax)} = -1 \text{ mA}, \text{PxDS.y} = 0^{(2)}$  | 1.9.\/                                   | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |  |
|                       | High-level output voltage,            | $I_{(OHmax)} = -3 \text{ mA}, \text{PxDS.y} = 0^{(3)}$  | 1.0 V                                    | $V_{CC} - 0.60$        | V <sub>CC</sub>        |      |  |
| VOH                   | Reduced Drive Strength <sup>(1)</sup> | $I_{(OHmax)} = -2 \text{ mA}, \text{PxDS.y} = 0^{(2)}$  | 2.0.1/                                   | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | V    |  |
|                       |                                       | $I_{(OHmax)} = -6 \text{ mA}, \text{PxDS.y} = 0^{(3)}$  | 3.0 V                                    | V <sub>CC</sub> - 0.60 | V <sub>CC</sub>        |      |  |
|                       |                                       | $I_{(OLmax)} = 1 \text{ mA}, PxDS.y = 0^{(2)}$          | 1.0.\/                                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |  |
| V                     | Low-level output voltage,             | $I_{(OLmax)} = 3 \text{ mA}, PxDS.y = 0^{(3)}$          | 1.0 V                                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 | V    |  |
| VOL                   | Reduced Drive Strength <sup>(1)</sup> | $I_{(OLmax)} = 2 \text{ mA}, \text{PxDS.y} = 0^{(2)}$   | 2.0.1/                                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | v    |  |
|                       |                                       | $I_{(OLmax)} = 6 \text{ mA}, PxDS.y = 0^{(3)}$          | 3.0 V                                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |  |
| V <sub>OH</sub>       |                                       | $I_{(OHmax)} = -3 \text{ mA}, \text{PxDS.y} = 1^{(2)}$  | 1.9.\/                                   | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        |      |  |
|                       | High-level output voltage,            | $I_{(OHmax)} = -10 \text{ mA}, \text{PxDS.y} = 1^{(3)}$ | 1.0 V                                    | $V_{CC} - 0.60$        | V <sub>CC</sub>        | V    |  |
|                       | Full Drive Strength                   | $I_{(OHmax)} = -5 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$ | 3.V                                      | V <sub>CC</sub> - 0.25 | V <sub>CC</sub>        | v    |  |
|                       |                                       | $I_{(OHmax)} = -15 \text{ mA}, \text{PxDS.y} = 1^{(3)}$ | - 3 V                                    | $V_{CC} - 0.60$        | V <sub>CC</sub>        |      |  |
|                       |                                       | $I_{(OLmax)} = 3 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$  | 1.0.\/                                   | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 |      |  |
| V                     | Low-level output voltage,             | $I_{(OLmax)} = 10 \text{ mA}, \text{PxDS.y} = 1^{(3)}$  | 1.0 V                                    | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |  |
| VOL                   | Full Drive Strength                   | $I_{(OLmax)} = 5 \text{ mA}, \text{ PxDS.y} = 1^{(2)}$  | 2.1/                                     | V <sub>SS</sub>        | V <sub>SS</sub> + 0.25 | V    |  |
|                       |                                       | $I_{(OLmax)} = 15 \text{ mA}, \text{ PxDS.y} = 1^{(3)}$ | 3 V                                      | V <sub>SS</sub>        | V <sub>SS</sub> + 0.60 |      |  |
| ٤                     | Port output frequency                 |                                                         | V <sub>CC</sub> = 1.8 V<br>PMMCOREVx = 0 |                        | 16                     |      |  |
| f <sub>Px.y</sub>     | (with load)                           | $G_{L} = 20 \text{ pr}, R_{L} (0, 0)$                   | V <sub>CC</sub> = 3 V<br>PMMCOREVx = 2   |                        | 25                     | MHZ  |  |
| f <sub>Port_CLK</sub> |                                       | Q 20 - F <sup>(5)</sup>                                 | V <sub>CC</sub> = 1.8 V<br>PMMCOREVx = 0 |                        | 16                     |      |  |
|                       | Clock output frequency                | Clock output frequency $C_L = 20 \text{ pF}^{(5)}$      | V <sub>CC</sub> = 3 V<br>PMMCOREVx = 2   |                        | 25                     | MHZ  |  |

Selecting reduced drive strength may reduce EMI. (1)

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop (2) specified.

The maximum total current, I(OHmax) and I(OLmax), for all outputs combined should not exceed ±100 mA to hold the maximum voltage (3)drop specified.

A resistive divider with 2 x R1 between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider. For full drive strength, R1 = 550 $\Omega$ . For reduced drive strength, R1 = 1.6k $\Omega$ . C<sub>L</sub> = 20pF is connected to the output to V<sub>SS</sub>. The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency. (4)

(5)

Texas INSTRUMENTS

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x



TEXAS INSTRUMENTS Available CC430F613x CC430F612x CC430F513x SLAS554B – MAY 2009– REVISED APRIL 2010







SLAS554B-MAY 2009-REVISED APRIL 2010 Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

CC430F613x

CC430F612x

CC430F513x

#### over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TEST CONDITIONS                                                                                                                                                                                                      | V <sub>cc</sub> | MIN | TYP    | MAX   | UNIT |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-------|------|
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $f_{OSC}$ = 32768 Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 1,<br>T <sub>A</sub> = 25°C                                                                                                                             |                 |     | 0.075  |       |      |
| ΔI <sub>DVCC.LF</sub>  | Differential XT1 oscillator crystal<br>current consumption from lowest<br>drive setting, LF mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                      | 3.0 V           |     | 0.170  |       | μA   |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $\begin{array}{l} f_{OSC}=32768 \text{ Hz}, \text{XTS}=0,\\ \text{XT1BYPASS}=0, \text{XT1DRIVEx}=3,\\ \text{T}_{A}=25^{\circ}\text{C} \end{array}$                                                                   |                 |     | 0.290  |       |      |
| f <sub>XT1,LF0</sub>   | XT1 oscillator crystal frequency,<br>LF mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | XTS = 0, XT1BYPASS = 0                                                                                                                                                                                               |                 |     | 32768  |       | Hz   |
| f <sub>XT1,LF,SW</sub> | XT1 oscillator logic-level<br>square-wave input frequency,<br>LF mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | XTS = 0, XT1BYPASS = 1 <sup>(2) (3)</sup>                                                                                                                                                                            |                 | 10  | 32.768 | 50    | kHz  |
| 04                     | $\begin{array}{l} \text{XTS} = 0, \\ \text{XT1BYPASS} \\ \text{f}_{\text{XT1,LF}} = 327 \\ \text{LF crystals}^{(4)} \\ \text{XTS} = 0, \\ \text{XT1BYPASS} \\ \text{f}_{\text{XT1,LF}} = 327 \\ \text{XTS} = 0, \\ \text{XT1BYPASS} \\ \text{f}_{\text{XT1,LF}} = 327 \\ \text{XTS} = 0, \\ \text{XT1BYPASS} \\ \text{f}_{\text{XT1,LF}} = 327 \\ \text{XTS} = 0, \\ \text{XT1BYPASS} \\ \text{f}_{\text{XT1,LF}} = 327 \\ \text{KTS} = 0, \\ \text{KTS} = 0$ | $\begin{array}{l} \text{XTS} = 0, \\ \text{XT1BYPASS} = 0, \text{XT1DRIVEx} = 0, \\ \text{f}_{\text{XT1,LF}} = 32768 \text{ Hz},  \text{C}_{\text{L,eff}} = 6 \text{ pF} \end{array}$                                |                 |     | 210    |       | ٢O   |
| OALF                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $\begin{array}{l} XTS = 0, \\ XT1BYPASS = 0, XT1DRIVEx = 1, \\ f_{XT1,LF} = 32768 \ \text{Hz}, \ C_{L,eff} = 12 \ \text{pF} \end{array}$                                                                             |                 |     | 300    |       | K12  |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $XTS = 0, XCAPx = 0^{(6)}$                                                                                                                                                                                           |                 |     | 2      |       |      |
| 0                      | Integrated effective load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | XTS = 0, XCAPx = 1                                                                                                                                                                                                   |                 |     | 5.5    |       | ~ Г  |
| C <sub>L,eff</sub>     | capacitance, LF mode <sup>(5)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | XTS = 0, XCAPx = 2                                                                                                                                                                                                   |                 |     | 8.5    |       | рг   |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | XTS = 0, XCAPx = 3                                                                                                                                                                                                   |                 |     | 12.0   |       |      |
| Duty cycle             | LF mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | XTS = 0, Measured at ACLK,<br>$f_{XT1,LF} = 32768$ Hz                                                                                                                                                                |                 | 30  |        | 70    | %    |
| f <sub>Fault,LF</sub>  | Oscillator fault frequency,<br>LF mode <sup>(7)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $XTS = 0^{(8)}$                                                                                                                                                                                                      |                 | 10  |        | 10000 | Hz   |
|                        | Startup time   E mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $ \begin{array}{l} f_{OSC} = 32768 \text{ Hz}, \text{ XTS} = 0, \\ \text{XT1BYPASS} = 0, \text{ XT1DRIVEx} = 0, \\ \text{T}_{\text{A}} = 25^{\circ}\text{C}, \\ \text{C}_{\text{L,eff}} = 6 \text{ pF} \end{array} $ | 2.0.1/          |     | 1000   |       |      |
| t <sub>START,LF</sub>  | Startup time, LF mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $f_{OSC} = 32768$ Hz, XTS = 0,<br>XT1BYPASS = 0, XT1DRIVEx = 3,<br>$T_A = 25^{\circ}C$ ,<br>C <sub>1 off</sub> = 12 pF                                                                                               | 3.0 V           |     | 500    |       | 1115 |

(1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.

(a) Keep the trace between the device and the crystal as short as possible.

(b) Design a good ground plane around the oscillator pins.

(c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.

(d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.

(e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.

- (f) If conformal coating is used, ensure that it does not induce capacitive/resistive leakage between the oscillator pins.
- When XT1BYPASS is set, XT1 circuits are automatically powered down. Input signal is a digital square wave with parametrics defined in (2)the Schmitt-trigger Inputs section of this datasheet.
- Maximum frequency of operation of the entire device cannot be exceeded.
- Oscillation allowance is based on a safety factor of 5 for recommended crystals. The oscillation allowance is a function of the (4) XT1DRIVEx settings and the effective load. In general, comparable oscillator allowance can be achieved based on the following guidelines, but should be evaluated based on the actual crystal selected for the application:

  - (a) For XT1DRIVEx = 0,  $C_{L,eff} \le 6 \text{ pF}$ (b) For XT1DRIVEx = 1, 6 pF  $\le C_{L,eff} \le 9 \text{ pF}$
- (c) For XT1DRIVEx = 2, 6 pF  $\leq$  C<sub>Leff</sub>  $\leq$  10 pF (d) For XT1DRIVEx = 3, C<sub>Leff</sub>  $\leq$  0 pF Includes parasitic bond and package capacitance (approximately 2 pF per pin). (5) Since the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- Requires external capacitors at both terminals. Values are specified by crystal manufacturers. (6)

Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. (7) Frequencies in between might set the flag.

(8)

Measured with logic-level input frequency but also applies to operation with crystals.



# Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|---------------------------------|-----------------|-----|-----|-----|------|
| f <sub>VLO</sub>   | VLO frequency                      | Measured at ACLK                | 1.8 V to 3.6 V  | 6   | 9.4 | 14  | kHz  |
| $df_{VLO}/d_T$     | VLO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 4   |     | %/V  |
|                    | Duty cycle                         | Measured at ACLK                | 1.8 V to 3.6 V  | 40  | 50  | 60  | %    |

Calculated using the box method:  $(MAX(-40 \text{ to } 85^{\circ}C) - MIN(-40 \text{ to } 85^{\circ}C)) / MIN(-40 \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C)))$ Calculated using the box method: (MAX(1.8 to 3.6 V) - MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V - 1.8 V))(1)

(2)

# Internal Reference, Low-Frequency Oscillator (REFO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                      | PARAMETER                           | TEST CONDITIONS                 | V <sub>cc</sub> | MIN | TYP   | MAX  | UNIT |
|--------------------------------------|-------------------------------------|---------------------------------|-----------------|-----|-------|------|------|
| I <sub>REFO</sub>                    | REFO oscillator current consumption | $T_A = 25^{\circ}C$             | 1.8 V to 3.6 V  |     | 3     |      | μA   |
| f <sub>REFO</sub>                    | REFO frequency calibrated           | Measured at ACLK                | 1.8 V to 3.6 V  |     | 32768 |      | Hz   |
|                                      | DEEO abaaluta talaranaa aalibratad  | Full temperature range          | 1.8 V to 3.6 V  |     |       | ±3.5 | %    |
|                                      | REFO absolute tolerance calibrated  | $T_A = 25^{\circ}C$             | 3 V             |     |       | ±1.5 | %    |
| df <sub>REFO</sub> /d <sub>T</sub>   | REFO frequency temperature drift    | Measured at ACLK <sup>(1)</sup> | 1.8 V to 3.6 V  |     | 0.01  |      | %/°C |
| df <sub>REFO</sub> /dV <sub>CC</sub> | REFO frequency supply voltage drift | Measured at ACLK <sup>(2)</sup> | 1.8 V to 3.6 V  |     | 1.0   |      | %/V  |
| Duty cycle                           |                                     | Measured at ACLK                | 1.8 V to 3.6 V  | 40  | 50    | 60   | %    |
| t <sub>START</sub>                   | REFO startup time                   | 40%/60% duty cycle              | 1.8 V to 3.6 V  |     | 25    |      | μs   |

Calculated using the box method:  $(MAX(-40 \text{ to } 85^{\circ}C) - MIN(-40 \text{ to } 85^{\circ}C)) / MIN(-40 \text{ to } 85^{\circ}C) / (85^{\circ}C - (-40^{\circ}C))$ Calculated using the box method: (MAX(1.8 to 3.6 V) - MIN(1.8 to 3.6 V)) / MIN(1.8 to 3.6 V) / (3.6 V - 1.8 V)(1)

(2)

CC430F613x CC430F612x CC430F513x

TEXAS INSTRUMENTS

www.ti.com

#### **DCO Frequency**

SLAS554B-MAY 2009-REVISED APRIL 2010

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                               | TEST CONDITIONS                                           | MIN  | TYP | MAX  | UNIT  |
|------------------------|---------------------------------------------------------|-----------------------------------------------------------|------|-----|------|-------|
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                                    | DCORSELx = 0, DCOx = 0, MODx = 0                          | 0.07 |     | 0.20 | MHz   |
| f <sub>DCO(0,31)</sub> | DCO frequency (0, 31)                                   | DCORSELx = 0, $DCOx = 31$ , $MODx = 0$                    | 0.70 |     | 1.70 | MHz   |
| f <sub>DCO(1,0)</sub>  | DCO frequency (1, 0)                                    | DCORSELx = 1, $DCOx = 0$ , $MODx = 0$                     | 0.15 |     | 0.36 | MHz   |
| f <sub>DCO(1,31)</sub> | DCO frequency (1, 31)                                   | DCORSELx = 1, DCOx = 31, MODx = 0                         | 1.47 |     | 3.45 | MHz   |
| f <sub>DCO(2,0)</sub>  | DCO frequency (2, 0)                                    | DCORSELx = 2, $DCOx = 0$ , $MODx = 0$                     | 0.32 |     | 0.75 | MHz   |
| f <sub>DCO(2,31)</sub> | DCO frequency (2, 31)                                   | DCORSELx = 2, $DCOx = 31$ , $MODx = 0$                    | 3.17 |     | 7.38 | MHz   |
| f <sub>DCO(3,0)</sub>  | DCO frequency (3, 0)                                    | DCORSELx = 3, $DCOx = 0$ , $MODx = 0$                     | 0.64 |     | 1.51 | MHz   |
| f <sub>DCO(3,31)</sub> | DCO frequency (3, 31)                                   | DCORSELx = 3, DCOx = 31, MODx = 0                         | 6.07 |     | 14.0 | MHz   |
| f <sub>DCO(4,0)</sub>  | DCO frequency (4, 0)                                    | DCORSELx = 4, $DCOx = 0$ , $MODx = 0$                     | 1.3  |     | 3.2  | MHz   |
| f <sub>DCO(4,31)</sub> | DCO frequency (4, 31)                                   | DCORSELx = 4, $DCOx = 31$ , $MODx = 0$                    | 12.3 |     | 28.2 | MHz   |
| f <sub>DCO(5,0)</sub>  | DCO frequency (5, 0)                                    | DCORSELx = 5, $DCOx = 0$ , $MODx = 0$                     | 2.5  |     | 6.0  | MHz   |
| f <sub>DCO(5,31)</sub> | DCO frequency (5, 31)                                   | DCORSELx = 5, $DCOx = 31$ , $MODx = 0$                    | 23.7 |     | 54.1 | MHz   |
| f <sub>DCO(6,0)</sub>  | DCO frequency (6, 0)                                    | DCORSELx = 6, $DCOx = 0$ , $MODx = 0$                     | 4.6  |     | 10.7 | MHz   |
| f <sub>DCO(6,31)</sub> | DCO frequency (6, 31)                                   | DCORSELx = 6, $DCOx = 31$ , $MODx = 0$                    | 39.0 |     | 88.0 | MHz   |
| f <sub>DCO(7,0)</sub>  | DCO frequency (7, 0)                                    | DCORSELx = 7, $DCOx = 0$ , $MODx = 0$                     | 8.5  |     | 19.6 | MHz   |
| f <sub>DCO(7,31)</sub> | DCO frequency (7, 31)                                   | DCORSELx = 7, $DCOx = 31$ , $MODx = 0$                    | 60   |     | 135  | MHz   |
| S <sub>DCORSEL</sub>   | Frequency step between range<br>DCORSEL and DCORSEL + 1 | $S_{RSEL} = f_{DCO(DCORSEL+1,DCO)}/f_{DCO(DCORSEL,DCO)}$  | 1.2  |     | 2.3  | ratio |
| S <sub>DCO</sub>       | Frequency step between tap<br>DCO and DCO + 1           | $S_{DCO} = f_{DCO(DCORSEL, DCO+1)}/f_{DCO(DCORSEL, DCO)}$ | 1.02 |     | 1.12 | ratio |
| Duty cycle             |                                                         | Measured at SMCLK                                         | 40   | 50  | 60   | %     |
| df <sub>DCO</sub> /dT  | DCO frequency temperature drift                         | f <sub>DCO</sub> = 1 MHz                                  |      | 0.1 |      | %/°C  |
| $df_{DCO}/dV_{CC}$     | DCO frequency voltage drift                             | f <sub>DCO</sub> = 1 MHz                                  |      | 1.9 |      | %/V   |

#### Typical DCO Frequency, $V_{cc} = 3.0 \text{ V}, T_{A} = 25^{\circ}\text{C}$



#### Figure 14. Typical DCO frequency



#### PMM, Brown-Out Reset (BOR)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| P/                           | ARAMETER                                                       | TEST CONDITIONS                               | MIN  | TYP  | MAX  | UNIT |
|------------------------------|----------------------------------------------------------------|-----------------------------------------------|------|------|------|------|
| V(DV <sub>CC</sub> _BOR_IT–) | BOR <sub>H</sub> on voltage,<br>DV <sub>CC</sub> falling level | $  dDV_{CC}/d_t   < 3 V/s$                    |      |      | 1.45 | V    |
| V(DV <sub>CC</sub> _BOR_IT+) | BOR <sub>H</sub> off voltage,<br>DV <sub>CC</sub> rising level | ∣ dDV <sub>CC</sub> /d <sub>t</sub>   < 3 V/s | 0.80 | 1.30 | 1.50 | V    |
| V(DV <sub>CC</sub> _BOR_hys) | BOR <sub>H</sub> hysteresis                                    |                                               | 60   |      | 250  | mV   |
| t <sub>RESET</sub>           | Pulse length required at RST/NMI pin to accept a reset         |                                               | 2    |      |      | μs   |

#### PMM, Core Voltage

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PAI                      | RAMETER                                      | TEST CONDITIONS                                             | MIN T | TYP MA | X UNIT |
|--------------------------|----------------------------------------------|-------------------------------------------------------------|-------|--------|--------|
| V <sub>CORE3</sub> (AM)  | Core voltage, active<br>mode, PMMCOREV = 3   | $2.4 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .90    | V      |
| V <sub>CORE2</sub> (AM)  | Core voltage, active<br>mode, PMMCOREV = 2   | $2.2 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .80    | V      |
| V <sub>CORE1</sub> (AM)  | Core voltage, active<br>mode, PMMCOREV = 1   | $2.0 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .60    | V      |
| V <sub>CORE0</sub> (AM)  | Core voltage, active<br>mode, PMMCOREV = 0   | $1.8 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .40    | V      |
| V <sub>CORE3</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 3 | $2.4 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .94    | V      |
| V <sub>CORE2</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 2 | $2.2 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .84    | V      |
| V <sub>CORE1</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 1 | $2.0 \text{ V} \le \text{DV}_{\text{CC}} \le 3.6 \text{ V}$ | 1     | .64    | V      |
| V <sub>CORE0</sub> (LPM) | Core voltage, low-current mode, PMMCOREV = 0 | 1.8 V ≤ DV <sub>CC</sub> ≤ 3.6 V                            | 1     | .44    | V      |

Texas Instruments

SLAS554B-MAY 2009-REVISED APRIL 2010

www.ti.com

#### PMM, SVS High Side

CC430F613x

CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                               | TEST CONDITIONS                                                          | MIN  | TYP  | MAX  | UNIT |
|------------------------|-----------------------------------------|--------------------------------------------------------------------------|------|------|------|------|
|                        |                                         | SVSHE = 0, DV <sub>CC</sub> = 3.6 V                                      |      | 0    |      | nA   |
| I <sub>(SVSH)</sub>    | SVS current consumption                 | SVSHE = 1, $DV_{CC}$ = 3.6 V, SVSHFP = 0                                 |      | 200  |      | nA   |
|                        |                                         | SVSHE = 1, $DV_{CC}$ = 3.6 V, SVSHFP = 1                                 |      | 1.5  |      | μA   |
|                        |                                         | SVSHE = 1, SVSHRVL = 0                                                   | 1.53 | 1.60 | 1.67 |      |
| N                      | $S_{1}(S_{1})$ on values $I_{2}(S_{1})$ | SVSHE = 1, SVSHRVL = 1                                                   | 1.73 | 1.80 | 1.87 | V    |
| V(SVSH_IT-)            | SVS <sub>H</sub> on voltage level       | SVSHE = 1, SVSHRVL = 2                                                   | 1.93 | 2.00 | 2.07 | v    |
|                        |                                         | SVSHE = 1, SVSHRVL = 3                                                   | 2.03 | 2.10 | 2.17 |      |
|                        |                                         | SVSHE = 1, SVSMHRRL = 0                                                  | 1.60 | 1.70 | 1.80 |      |
|                        |                                         | SVSHE = 1, SVSMHRRL = 1                                                  | 1.80 | 1.90 | 2.00 |      |
|                        |                                         | SVSHE = 1, SVSMHRRL = 2                                                  | 2.00 | 2.10 | 2.20 |      |
| N                      | $S_{1}$ $(S_{1}, S_{2})$                | SVSHE = 1, SVSMHRRL = 3                                                  | 2.10 | 2.20 | 2.30 | V    |
| V(SVSH_IT+)            | SVSH on voltage level **                | SVSHE = 1, SVSMHRRL = 4                                                  | 2.25 | 2.35 | 2.50 | V    |
|                        |                                         | SVSHE = 1, SVSMHRRL = 5                                                  | 2.52 | 2.65 | 2.78 |      |
|                        |                                         | SVSHE = 1, SVSMHRRL = 6                                                  | 2.85 | 3.00 | 3.15 |      |
|                        |                                         | SVSHE = 1, SVSMHRRL = 7                                                  | 2.85 | 3.00 | 3.15 |      |
|                        | OVC represention datase                 | SVSHE = 1, dV <sub>DVCC</sub> /dt = 10 mV/µs,<br>SVSHFP = 1              |      | 2.5  |      |      |
| <sup>t</sup> pd(SVSH)  | SVS <sub>H</sub> propagation delay      | SVSHE = 1, dV <sub>DVCC</sub> /dt = 1 mV/µs,<br>SVSHFP = 0               |      | 20   |      | μs   |
| t <sub>(SVSH)</sub>    |                                         | SVSHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVSHFP = 1 |      | 12.5 |      |      |
|                        | SVS <sub>H</sub> on/off delay time      | SVSHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 1 mV/µs, SVSHFP = 0  |      | 100  |      | μs   |
| dV <sub>DVCC</sub> /dt | DV <sub>CC</sub> rise time              |                                                                          | 0    |      | 1000 | V/s  |

(1) The SVS<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259) on recommended settings and usage.



#### PMM, SVM High Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                            | TEST CONDITIONS                                                            | MIN  | TYP  | MAX  | UNIT |
|-----------------------|------------------------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
|                       |                                                      | SVMHE = 0, DV <sub>CC</sub> = 3.6 V                                        |      | 0    |      | nA   |
| I <sub>(SVMH)</sub>   | SVM <sub>H</sub> current consumption                 | SVMHE= 1, DV <sub>CC</sub> = 3.6 V, SVMHFP = 0                             |      | 200  |      | nA   |
|                       |                                                      | SVMHE = 1, $DV_{CC}$ = 3.6 V, SVMHFP = 1                                   |      | 1.5  |      | μA   |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 0                                                    | 1.60 | 1.70 | 1.80 |      |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 1                                                    | 1.80 | 1.90 | 2.00 |      |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 2                                                    | 2.00 | 2.10 | 2.20 |      |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 3                                                    | 2.10 | 2.20 | 2.30 |      |
| V <sub>(SVMH)</sub>   | SVM <sub>H</sub> on/off voltage level <sup>(1)</sup> | SVMHE = 1, SVSMHRRL = 4                                                    | 2.25 | 2.35 | 2.50 | V    |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 5                                                    | 2.52 | 2.65 | 2.78 |      |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 6                                                    | 2.85 | 3.00 | 3.15 |      |
|                       |                                                      | SVMHE = 1, SVSMHRRL = 7                                                    | 2.85 | 3.00 | 3.15 |      |
|                       |                                                      | SVMHE = 1, SVMHOVPE = 1                                                    |      | 3.75 |      |      |
|                       | C)/M propagation delay                               | SVMHE = 1, $dV_{DVCC}/dt = 10 \text{ mV/}\mu\text{s}$ ,<br>SVMHFP = 1      |      | 2.5  |      |      |
| <sup>t</sup> pd(SVMH) | SVM <sub>H</sub> propagation delay                   | SVMHE = 1, $dV_{DVCC}/dt = 1 \text{ mV}/\mu \text{s}$ ,<br>SVMHFP = 0      |      | 20   |      | μs   |
|                       | C)/M on/off dology time                              | SVMHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 10 mV/µs, SVMHFP = 1   |      | 12.5 |      |      |
| t <sub>(SVMH)</sub>   | SVM <sub>H</sub> on/off delay time                   | SVMHE = 0 $\rightarrow$ 1, dV <sub>DVCC</sub> /dt = 1 mV/µs,<br>SVMHFP = 0 |      | 100  |      | μs   |

(1) The SVM<sub>H</sub> settings available depend on the VCORE (PMMCOREVx) setting. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259) on recommended settings and usage.



#### PMM, SVS Low Side

CC430F613x

CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                          | TEST CONDITIONS                                                                                                                           | MIN TYP | MAX | UNIT |  |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|--|
|                       |                                    | SVSLE = 0, PMMCOREV = 2                                                                                                                   | 0       |     | nA   |  |
| I <sub>(SVSL)</sub>   | $SVS_L$ current consumption        | SVSLE = 1, PMMCOREV = 2, SVSLFP = 0                                                                                                       | 200     |     | nA   |  |
|                       |                                    | SVSLE = 1, PMMCOREV = 2, SVSLFP = 1                                                                                                       | 1.5     |     | μA   |  |
|                       | SVS <sub>L</sub> propagation delay | SVSLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs,<br>SVSLFP = 1                                                                               | 2.5     |     |      |  |
| <sup>t</sup> pd(SVSL) |                                    | SVSLE = 1, $dV_{CORE}/dt = 1 \text{ mV}/\mu \text{s}$ ,<br>SVSLFP = 0                                                                     | 20      |     | μs   |  |
|                       | CV/C on/off dology time            | SVSLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVSLFP = 1                                                                  | 12.5    |     |      |  |
| <sup>t</sup> (SVSL)   | SVSL on/on delay time              | $ \begin{array}{l} {\sf SVSLE}=0 \rightarrow 1,  {\sf dV}_{{\sf CORE}}/{\sf dt}=1   {\sf mV}/\mu {\sf s}, \\ {\sf SVSLFP}=0 \end{array} $ | 100     | 100 |      |  |

#### PMM, SVM Low Side

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                            | TEST CONDITIONS                                                          | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------------------|--------------------------------------------------------------------------|-----|------|-----|------|
|                       |                                      | SVMLE = 0, PMMCOREV = 2                                                  |     | 0    |     | nA   |
| I <sub>(SVML)</sub>   | SVM <sub>L</sub> current consumption | SVMLE= 1, PMMCOREV = 2, SVMLFP = 0                                       |     | 200  |     | nA   |
|                       |                                      | SVMLE= 1, PMMCOREV = 2, SVMLFP = 1                                       |     | 1.5  |     | μA   |
|                       | $SVM_L$ propagation delay            | SVMLE = 1, dV <sub>CORE</sub> /dt = 10 mV/µs,<br>SVMLFP = 1              |     | 2.5  |     |      |
| <sup>t</sup> pd(SVML) |                                      | SVMLE = 1, dV <sub>CORE</sub> /dt = 1 mV/µs,<br>SVMLFP = 0               |     | 20   |     | μs   |
|                       | SV/M on/off dology time              | SVMLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 10 mV/µs, SVMLFP = 1 |     | 12.5 |     |      |
| t <sub>(SVML)</sub>   | SVIML on/off delay time              | SVMLE = 0 $\rightarrow$ 1, dV <sub>CORE</sub> /dt = 1 mV/µs, SVMLFP = 0  |     | 100  |     | μs   |

#### Wake-up from Low Power Modes and Reset

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                      |                                                                                            | TEST CONDITIONS                                                   |                                                            |  | TYP | MAX    | UNIT |
|--------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------|--|-----|--------|------|
| t <sub>WAKE-UP-</sub><br>FAST  | Wake-up time from<br>LPM2, LPM3, or LPM4<br>to active mode <sup>(1)</sup>                  | PMMCOREV = SVSMLRRL = n, where n = 0,<br>1, 2, or 3<br>SVSLFP = 1 | f <sub>MCLK</sub> ≥ 4.0 MHz<br>f <sub>MCLK</sub> < 4.0 MHz |  |     | 5<br>6 | μs   |
| t <sub>WAKE-UP-</sub><br>SLOW  | Wake-up time from<br>LPM2, LPM3 or LPM4 to<br>active mode <sup>(2)</sup>                   | PMMCOREV = SVSMLRRL = n, where n = 0, 1, 2, or 3<br>SVSLFP = 0    |                                                            |  | 150 | 165    | μs   |
| t <sub>WAKE-UP-</sub><br>RESET | Wake-up time from $\overline{\text{RST}}$<br>or BOR event to active<br>mode <sup>(3)</sup> |                                                                   |                                                            |  | 2   | 3      | ms   |

(1) This value represents the time from the wakeup event to the first active edge of MCLK. The wakeup time depends on the performance mode of the low side supervisor (SVS<sub>L</sub>) and low side monitor (SVM<sub>L</sub>). Fastest wakeup times are possible with SVS<sub>L</sub> and SVM<sub>L</sub> in full performance mode or disabled when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub> and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259).

(2) This value represents the time from the wakeup event to the first active edge of MCLK. The wakeup time depends on the performance mode of the low side supervisor (SVS<sub>L</sub>) and low side monitor (SVM<sub>L</sub>). In this case, the SVS<sub>L</sub> and SVM<sub>L</sub> are in normal mode (low current) mode when operating in AM, LPM0, and LPM1. Various options are available for SVS<sub>L</sub> and SVM<sub>L</sub> while operating in LPM2, LPM3, and LPM4. See the *Power Management Module and Supply Voltage Supervisor* chapter in the *CC430 Family User's Guide* (SLAU259).

(3) This value represents the time from the wakeup event to the reset vector execution.

TEXAS INSTRUMENTS

# www.ti.com Timer\_A

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                     | TEST CONDITIONS                                                     | Vcc             | MIN | TYP | MAX | UNIT |
|---------------------|-------------------------------|---------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>TA</sub>     | Timer_A input clock frequency | Internal: SMCLK, ACLK<br>External: TACLK<br>Duty cycle = 50% ± 10%  | 1.8 V/<br>3.0 V |     |     | 25  | MHz  |
| t <sub>TA,cap</sub> | Timer_A capture timing        | All capture inputs.<br>Minimum pulse width required for<br>capture. | 1.8 V/<br>3.0 V | 20  |     |     | ns   |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

#### USCI (UART Mode) Recommended Operating Conditions

|                     | PARAMETER                                             | CONDITIONS                                                        | V <sub>cc</sub> | MIN | TYP | MAX             | UNIT |  |
|---------------------|-------------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|-----|-----------------|------|--|
| f <sub>USCI</sub>   | USCI input clock frequency                            | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     |     | <b>f</b> SYSTEM | MHz  |  |
| f <sub>BITCLK</sub> | BITCLK clock frequency<br>(equals baud rate in MBaud) |                                                                   |                 |     |     | 1               | MHz  |  |

#### **USCI (UART Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                                 | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP M | ١X | UNIT |
|----------------|-------------------------------------------|-----------------|-----------------|-----|-------|----|------|
| t <sub>r</sub> | UART receive deglitch time <sup>(1)</sup> |                 | 2.2 V           | 50  | 6     | 00 | 5    |
|                |                                           |                 | 3 V             | 50  | 6     | 00 | ns   |

(1) Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized their width should exceed the maximum specification of the deglitch time.

#### USCI (SPI Master Mode) Recommended Operating Conditions

|                   | PARAMETER                  | CONDITIONS                                      | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|-------------------|----------------------------|-------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>usci</sub> | USCI input clock frequency | Internal: SMCLK, ACLK<br>Duty cycle = 50% ± 10% |                 |     |     | f <sub>SYSTEM</sub> | MHz  |

# **USCI (SPI Master Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note <sup>(1)</sup>, Figure 15 and Figure 16)

|                    | PARAMETER                                 | TEST CONDITIONS          | PMMCOR<br>EVx | V <sub>cc</sub> | MIN | ТҮР | МАХ | UNIT |
|--------------------|-------------------------------------------|--------------------------|---------------|-----------------|-----|-----|-----|------|
|                    |                                           |                          | 0             | 1.8 V           | 55  |     |     |      |
| +                  | SOMI input data actua tima                |                          | 0             | 3.0 V           | 38  |     |     | ns   |
| 'SU,MI             |                                           |                          | 2             | 2.4 V           | 30  |     |     | nc   |
|                    |                                           |                          | 3             | 3.0 V           | 25  |     |     | 115  |
|                    |                                           |                          | 0             | 1.8 V           | 0   |     |     | 20   |
|                    | SOMI input data hold time                 |                          | 0             | 3.0 V           | 0   |     |     | 115  |
| <sup>t</sup> HD,MI |                                           |                          | 2             | 2.4 V           | 0   |     |     | 20   |
|                    |                                           |                          | 3             | 3.0 V           | 0   |     |     | 115  |
|                    |                                           | UCLK edge to SIMO valid, | 0             | 1.8 V           |     |     | 20  | nc   |
| +                  | SIMO output data valid time $^{(2)}$      |                          | 0             | 3.0 V           |     |     | 18  | 115  |
| VALID,MO           |                                           | $C_L = 20 \text{ pF}$    | 0             | 2.4 V           |     |     | 16  |      |
|                    |                                           |                          | 3             | 3.0 V           |     |     | 15  | 115  |
|                    |                                           |                          | 0             | 1.8 V           | -10 |     |     | 20   |
| t <sub>hd,mo</sub> | SIMO output data hold time $^{(3)}$       | C <sub>L</sub> = 20 pF   | 0             | 3.0 V           | -8  |     |     | 115  |
|                    | SIMO output data hold time <sup>(3)</sup> |                          | 3             | 2.4 V           | -10 |     |     |      |
|                    |                                           |                          |               | 3.0 V           | -8  |     |     | ns   |

 (1) f<sub>UCXCLK</sub> = 1/2t<sub>LO/HI</sub> with t<sub>LO/HI</sub> ≥ max(t<sub>VALID,MO(USCI</sub>) + t<sub>SU,SI(Slave</sub>), t<sub>SU,MI(USCI</sub>) + t<sub>VALID,SO(Slave</sub>). For the slave's parameters t<sub>SU,SI(Slave</sub>) and t<sub>VALID,SO(Slave</sub>) see the SPI parameters of the attached slave.
(2) Specifies the time to drive the next valid data to the SIMO output after the output changing UCLK clock edge. See the timing diagrams in Figure 15 and Figure 16.

Specifies how long data on the SIMO output is valid after the output changing UCLK clock edge. Negative values indicate that the data (3)on the SIMO output can become invalid before the output changing clock edge observed on UCLK. See the timing diagrams in Figure 15 and Figure 16.



SLAS554B - MAY 2009 - REVISED APRIL 2010



Figure 15. SPI Master Mode, CKPH = 0







www.ti.com

#### **USCI (SPI Slave Mode)**

CC430F613x

CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Note <sup>(1)</sup>, Figure 17 and Figure 18)

|                       | PARAMETER                                  | TEST CONDITIONS          | PMMCOR<br>EVx | V <sub>cc</sub> | MIN | ΤΥΡ Μ | ۸X | UNIT |
|-----------------------|--------------------------------------------|--------------------------|---------------|-----------------|-----|-------|----|------|
|                       |                                            |                          | 0             | 1.8 V           | 11  |       |    |      |
|                       | OTE lead time. OTE law to alcole           |                          | 0             | 3.0 V           | 8   |       |    | ns   |
| <sup>I</sup> STE,LEAD | STE lead time, STE low to clock            |                          | 2             | 2.4 V           | 7   |       |    |      |
|                       |                                            |                          | 3             | 3.0 V           | 6   |       |    |      |
|                       |                                            |                          | 0             | 1.8 V           | 3   |       |    |      |
|                       | STE lag time, Last clock to STE            |                          | 0             | 3.0 V           | 3   |       |    | ns   |
| <sup>I</sup> STE,LAG  | high                                       |                          | 2             | 2.4 V           | 3   |       |    |      |
|                       |                                            |                          | 3             | 3.0 V           | 3   |       |    |      |
|                       |                                            |                          | 2             | 1.8 V           |     |       | 66 |      |
|                       | STE access time. STE low to                |                          | 0             | 3.0 V           |     |       | 50 | ns   |
| t <sub>STE,ACC</sub>  | SOMI data out                              |                          |               | 2.4 V           |     |       | 36 |      |
|                       |                                            |                          | 3             | 3.0 V           |     |       | 30 |      |
|                       |                                            |                          |               | 1.8 V           |     |       | 30 |      |
|                       | STE disable time. STE high to              |                          | 0             | 3.0 V           |     |       | 23 | ns   |
| t <sub>STE,DIS</sub>  | SOMI high impedance                        |                          |               | 2.4 V           |     |       | 16 |      |
|                       |                                            |                          | 3             | 3.0 V           |     |       | 13 |      |
|                       |                                            |                          |               | 1.8 V           | 5   |       |    |      |
|                       |                                            |                          | 0             | 3.0 V           | 5   |       |    | ns   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                 |                          |               | 2.4 V           | 2   |       |    |      |
|                       |                                            |                          | 3             | 3.0 V           | 2   |       |    | ns   |
|                       |                                            |                          |               | 1.8 V           | 5   |       |    |      |
|                       |                                            |                          | 0             | 3.0 V           | 5   |       |    | ns   |
| t <sub>HD,SI</sub>    | SIMO input data hold time                  |                          |               | 2.4 V           | 5   |       |    |      |
|                       |                                            |                          | 3             | 3.0 V           | 5   |       |    | ns   |
|                       |                                            |                          | _             | 1.8 V           |     |       | 76 |      |
|                       | (2)                                        | UCLK edge to SOMI valid. | 0             | 3.0 V           |     |       | 60 | ns   |
| t <sub>VALID,SO</sub> | SOMI output data valid time <sup>(2)</sup> | $C_L = 20 \text{ pF}$    |               | 2.4 V           |     |       | 44 |      |
|                       |                                            |                          | 3             | 3.0 V           |     |       | 40 | ns   |
|                       |                                            |                          |               | 1.8 V           | 18  |       |    |      |
|                       | (2)                                        |                          | 0             | 3.0 V           | 12  |       |    | ns   |
| t <sub>HD,SO</sub>    | SOMI output data hold time <sup>(3)</sup>  | C <sub>L</sub> = 20 pF   | -             | 2.4 V           | 10  |       |    | ns   |
|                       |                                            |                          | 3             | 3.0 V           | 8   |       |    |      |

(1)

 $\begin{aligned} & f_{UCxCLK} = 1/2t_{LO/HI} \text{ with } t_{LO/HI} \geq max(t_{VALID,MO(Master)} + t_{SU,SI(USCI)}, t_{SU,MI(Master)} + t_{VALID,SO(USCI)}). \\ & For the master's parameters t_{SU,MI(Master)} and t_{VALID,MO(Master)} see the SPI parameters of the attached master. \\ & Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams \\ & Master = 1/2t_{LO/HI} + t_{VALID,MO(Master)} + t_{VALID,MO(Master)} + t_{VALID,MO(Master)} + t_{VALID,SO(USCI)}). \end{aligned}$ (2) in Figure 15 and Figure 16.

Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 15 (3) and Figure 16.



# CC430F613x CC430F612x CC430F513x

SLAS554B - MAY 2009 - REVISED APRIL 2010



Figure 17. SPI Slave Mode, CKPH = 0







TEXAS INSTRUMENTS

SLAS554B-MAY 2009-REVISED APRIL 2010

www.ti.com

# USCI (I2C Mode)

CC430F613x

CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 19)

|                     | PARAMETER                                        | TEST CONDITIONS                                                   | V <sub>cc</sub> | MIN | ΤΥΡ ΜΑΧ | UNIT |
|---------------------|--------------------------------------------------|-------------------------------------------------------------------|-----------------|-----|---------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                       | Internal: SMCLK, ACLK<br>External: UCLK<br>Duty cycle = 50% ± 10% |                 |     | fsystem | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                              |                                                                   | 2.2 V/3 V       | 0   | 400     | kHz  |
|                     | Light time (repeated) START                      | f <sub>SCL</sub> ≤ 100 kHz                                        | 2.2.1/2.1/      | 4.0 |         |      |
| <sup>I</sup> HD,STA | Hold lime (repeated) START                       | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |         | μs   |
| +                   | Sotup time for a reported START                  | f <sub>SCL</sub> ≤ 100 kHz                                        | 2 2 1/2 1/      | 4.7 |         |      |
| <sup>I</sup> SU,STA | Setup time for a repeated STAR I                 | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |         | μο   |
| t <sub>HD,DAT</sub> | Data hold time                                   |                                                                   | 2.2 V/3 V       | 0   |         | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                  |                                                                   | 2.2 V/3 V       | 250 |         | ns   |
|                     | Satur time for STOR                              | f <sub>SCL</sub> ≤ 100 kHz                                        | 2 2 1/2 1/      | 4.0 |         |      |
| t <sub>SU,STO</sub> | Setup time for STOP                              | f <sub>SCL</sub> > 100 kHz                                        | 2.2 V/3 V       | 0.6 |         | μs   |
|                     | Dulas width of spikes suppressed by input filter |                                                                   | 2.2 V           | 50  | 600     |      |
| <sup>I</sup> SP     | Pulse width of spikes suppressed by input filter |                                                                   | 3 V             | 50  | 600     | ns   |



Figure 19. I2C Mode Timing





SLAS554B-MAY 2009-REVISED APRIL 2010

# LCD\_B Recommended Operating Conditions

| PARA                               | AMETER                                                                                                     | CONDITIONS                                                                              | MIN              | NOM                                                                | MAX                  | UNIT |
|------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------|----------------------|------|
| V <sub>CC,LCD_B,CP en,3.6</sub>    | Supply voltage range,<br>charge pump enabled,<br>V <sub>LCD</sub> ≤3.6V                                    | LCDCPEN=1, 0000 < VLCDx $\leq$ 1111 (charge pump enabled, V <sub>LCD</sub> $\leq$ 3.6V) | 2.2              |                                                                    | 3.6                  | V    |
| V <sub>CC,LCD_B,CP</sub> en,3.3    | Supply voltage range,<br>charge pump enabled,<br>V <sub>LCD</sub> ≤3.3V                                    | LCDCPEN=1, 0000 < VLCDx $\leq$ 1100 (charge pump enabled, V <sub>LCD</sub> $\leq$ 3.3V) | 2.0              |                                                                    | 3.6                  | V    |
| $V_{CC,LCD_B,int.\ bias}$          | Supply voltage range,<br>internal biasing,<br>charge pump disabled                                         | LCDCPEN=0, VLCDEXT=0                                                                    | 2.4              |                                                                    | 3.6                  | V    |
| V <sub>CC,LCD_</sub> B,ext. bias   | Supply voltage range,<br>external biasing,<br>charge pump disabled                                         | LCDCPEN=0, VLCDEXT=0                                                                    | 2.4              |                                                                    | 3.6                  | V    |
| V <sub>CC,LCD_B,VLCDEXT</sub>      | Supply voltage range,<br>external LCD voltage,<br>internal or external<br>biasing, charge pump<br>disabled | LCDCPEN=0, VLCDEXT=1                                                                    | 2.0              |                                                                    | 3.6                  | V    |
| V <sub>LCDCAP/R33</sub>            | External LCD voltage<br>at LCDCAP/R33,<br>internal or external<br>biasing, charge pump<br>disabled         | LCDCPEN=0, VLCDEXT=1                                                                    | 2.4              |                                                                    | 3.6                  | V    |
| C <sub>LCDCAP</sub>                | Capacitor on LCDCAP<br>when charge pump<br>enabled                                                         | LCDCPEN=1, VLCDx > 0000 (charge pump<br>enabled)                                        | 4.7              | 4.7                                                                | 10                   | μF   |
| f <sub>Frame</sub>                 | LCD frame frequency<br>range                                                                               | $f_{LCD} = 2 \times mux \times f_{FRAME}$ with mux= 1 (static), 2, 3, 4.                | 0                |                                                                    | 100                  | Hz   |
| f <sub>ACLK,in</sub>               | ACLK input frequency<br>range                                                                              |                                                                                         | 30               | 32                                                                 | 40                   | kHz  |
| C <sub>Panel</sub>                 | Panel capacitance                                                                                          | 100Hz frame frequency                                                                   |                  |                                                                    | 10000                | pF   |
| V <sub>R33</sub>                   | Analog input voltage<br>at R33                                                                             | LCDCPEN=0, VLCDEXT=1                                                                    | 2.4              |                                                                    | V <sub>CC</sub> +0.2 | V    |
| V <sub>R23,1/3bias</sub>           | Analog input voltage<br>at R23                                                                             | LCDREXT=1, LCDEXTBIAS=1, LCD2B=0                                                        | V <sub>R13</sub> | V <sub>R03</sub> +<br>2/3*(V <sub>R33</sub><br>-V <sub>R03</sub> ) | V <sub>R33</sub>     | V    |
| V <sub>R13,1/3bias</sub>           | Analog input voltage<br>at R13 with 1/3<br>biasing                                                         | LCDREXT=1, LCDEXTBIAS=1, LCD2B=0                                                        | V <sub>R03</sub> | V <sub>R03</sub> +<br>1/3*(V <sub>R33</sub><br>-V <sub>R03</sub> ) | V <sub>R23</sub>     | V    |
| V <sub>R13,1/2bias</sub>           | Analog input voltage<br>at R13 with 1/2<br>biasing                                                         | LCDREXT=1, LCDEXTBIAS=1, LCD2B=1                                                        | V <sub>R03</sub> | V <sub>R03</sub> +<br>1/2*(V <sub>R33</sub><br>-V <sub>R03</sub> ) | V <sub>R33</sub>     | V    |
| V <sub>R03</sub>                   | Analog input voltage at R03                                                                                | R0EXT=1                                                                                 | V <sub>SS</sub>  |                                                                    |                      | V    |
| V <sub>LCD</sub> -V <sub>R03</sub> | Voltage difference<br>between V <sub>LCD</sub> and<br>R03                                                  | LCDCPEN=0, R0EXT=1                                                                      | 2.4              |                                                                    | V <sub>CC</sub> +0.2 | V    |
| V <sub>LCDREF/R13</sub>            | External LCD<br>reference voltage<br>applied at<br>LCDREF/R13                                              | VLCDREFx = 01                                                                           | 0.8              | 1.2                                                                | 1.5                  | V    |



CC430F613x

CC430F612x

CC430F513x

www.ti.com

#### LCD\_B Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER                                             | TEST CONDITIONS                                                                                                     | V <sub>cc</sub>   | MIN TYP         | MAX | UNIT |
|-------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----|------|
| V <sub>LCD</sub>        | LCD voltage                                           | VLCDx=0000, VLCDEXT=0                                                                                               | 2.4 V to<br>3.6 V | V <sub>CC</sub> |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0001                                                                                               | 2.0 V to<br>3.6 V | 2.54            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0010                                                                                               | 2.0 V to<br>3.6 V | 2.60            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0011                                                                                               | 2.0 V to<br>3.6 V | 2.66            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0100                                                                                               | 2.0 V to<br>3.6 V | 2.72            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0101                                                                                               | 2.0 V to<br>3.6 V | 2.78            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0110                                                                                               | 2.0 V to<br>3.6 V | 2.84            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=0111                                                                                               | 2.0 V to<br>3.6 V | 2.90            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1000                                                                                               | 2.0 V to<br>3.6 V | 2.96            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1001                                                                                               | 2.0 V to<br>3.6 V | 3.02            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1010                                                                                               | 2.0 V to<br>3.6 V | 3.08            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1011                                                                                               | 2.0 V to<br>3.6 V | 3.14            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1100                                                                                               | 2.0 V to<br>3.6 V | 3.20            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1101                                                                                               | 2.2 V to<br>3.6 V | 3.26            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1110                                                                                               | 2.2 V to<br>3.6 V | 3.32            |     | V    |
|                         |                                                       | LCDCPEN=1, VLCDx=1111                                                                                               | 2.2 V to<br>3.6 V | 3.38            | 3.6 | V    |
| I <sub>CC,Peak,CP</sub> | Peak supply currents due to<br>charge pump activities | LCDCPEN=1, VLCDx=1111                                                                                               | 2.2V              | 200             |     | μA   |
| t <sub>LCD,CP,on</sub>  | Time to charge C <sub>LCD</sub> when discharge        | $\begin{array}{c} C_{LCDCAP} = 4.7 \mu \text{F}, \ LCDCPEN = 0 {\rightarrow} 1, \\ \text{VLCDx} = 1111 \end{array}$ | 2.2V              | 100             | 500 | ms   |
| I <sub>CP,Load</sub>    | Max. charge pump load current                         | LCDCPEN=1, VLCDx=1111                                                                                               | 2.2V              | 50              |     | μA   |
| R <sub>LCD,Seg</sub>    | LCD driver output impedance, segment lines            | LCDCPEN=1, VLCDx=1000,<br>I <sub>LOAD</sub> =±10µA                                                                  | 2.2V              |                 | 10  | kΩ   |
| R <sub>LCD,COM</sub>    | LCD driver output impedance, common lines             | LCDCPEN=1, VLCDx=1000,<br>I <sub>LOAD</sub> =±10µA                                                                  | 2.2V              |                 | 10  | kΩ   |



### 12-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                      | PARAMETER                                 | TEST CONDITIONS                                                                                                                       | V <sub>cc</sub> | MIN | TYP | MAX       | UNIT |  |  |
|----------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|-----------|------|--|--|
| AV <sub>CC</sub>     | Analog supply voltage<br>Full performance | $AV_{CC}$ and $DV_{CC}$ are connected together,<br>$AV_{SS}$ and $DV_{SS}$ are connected together,<br>$V_{(AVSS)} = V_{(DVSS)} = 0 V$ |                 | 2.2 |     | 3.6       | V    |  |  |
| V <sub>(Ax)</sub>    | Analog input voltage range <sup>(2)</sup> | All ADC12 analog input pins Ax                                                                                                        |                 | 0   |     | $AV_{CC}$ | V    |  |  |
| _                    | Operating supply current into             | $f_{ADC12CLK} = 5.0 \text{ MHz}, \text{ ADC12ON} = 1,$                                                                                | 2.2 V           |     | 125 | 155       |      |  |  |
| I <sub>ADC12_A</sub> | $AV_{CC}$ terminal <sup>(3)</sup>         | REFON = 0, SHT0 = 0, SHT1 = 0,<br>ADC12DIV = 0                                                                                        | 3 V             |     | 150 | 220       | μA   |  |  |
| CI                   | Input capacitance                         | Only one terminal Ax can be selected at one time                                                                                      | 2.2 V           |     | 20  | 25        | pF   |  |  |
| RI                   | Input MUX ON resistance                   | $0 V \le V_{Ax} \le AV_{CC}$                                                                                                          |                 | 10  | 200 | 1900      | Ω    |  |  |

The leakage current is specified by the digital I/O input leakage. (1)

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results. If the reference voltage is supplied by an external source or if the internal reference voltage is used and REFOUT = 1, then decoupling (2) capacitors are required. See REF, External Reference and REF, Built-In Reference

The internal reference supply current is not included in current consumption parameter IADC12 A (3)

# 12-Bit ADC, Timing Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                   | TEST CONDITIONS                                                         | V <sub>cc</sub> | MIN  | TYP | MAX | UNIT |
|-----------------------|---------------------------------------------|-------------------------------------------------------------------------|-----------------|------|-----|-----|------|
| f <sub>ADC12CLK</sub> |                                             | For specified performance of ADC12 linearity parameters                 | 2.2 V/3 V       | 0.45 | 4.8 | 5.4 | MHz  |
| f <sub>ADC12OSC</sub> | Internal ADC12<br>oscillator <sup>(1)</sup> | ADC12DIV = 0, $f_{ADC12CLK} = f_{ADC12OSC}$                             | 2.2 V/3 V       | 4.2  | 4.8 | 5.4 | MHz  |
| t <sub>CONVERT</sub>  | Conversion time                             | REFON = 0, Internal oscillator,<br>$f_{ADC12OSC}$ = 4.2 MHz to 5.4 MHz  | 2.2 V/3 V       | 2.4  |     | 3.1 |      |
|                       |                                             | External $f_{ADC12CLK}$ from ACLK, MCLK or SMCLK,<br>ADC12SSEL $\neq 0$ |                 |      | (2) |     | μs   |
| t <sub>Sample</sub>   | Sampling time                               |                                                                         | 2.2 V/3 V       | 1000 |     |     | ns   |

The ADC12OSC is sourced directly from MODOSC inside the UCS. (1)

(2) (3)

13 × ADC12DIV × 1/f<sub>ADC12CLK</sub> Approximately ten Tau ( $\tau$ ) are needed to get an error of less than ±0.5 LSB:

 $t_{\text{Sample}} = \ln(2^{n+1}) \times (R_S + R_I) \times C_I + 800 \text{ ns}$ , where n = ADC resolution = 12, R<sub>S</sub> = external source resistance

# 12-Bit ADC, Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                             | TEST CONDITIONS                                                                                                                                                        | V <sub>cc</sub> | MIN | TYP  | MAX  | UNIT |
|----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|------|------|
| c              | Integral<br>linearity error (INL)     | $1.4 \text{ V} \leq (\text{V}_{eREF+} - \text{V}_{REF-}/\text{V}_{eREF-}) \text{min} \leq 1.6 \text{ V}$                                                               | 221/21/         |     |      | ±2   |      |
|                |                                       | 1.6 V < (V <sub>eREF+</sub> – V <sub>REF</sub> /V <sub>eREF</sub> )min $\leq$ V <sub>AVCC</sub>                                                                        | 2.2 0/3 0       |     |      | ±1.7 | LOD  |
| ED             | Differential<br>linearity error (DNL) | $(V_{eREF+} - V_{REF-}/V_{eREF-})min \le (V_{eREF+} - V_{REF-}/V_{eREF-}), C_{VREF+} = 20 \text{ pF}$                                                                  | 2.2 V/3 V       |     |      | ±1.0 | LSB  |
| Eo             | Offset error                          | $(V_{eREF+} - V_{REF-}/V_{eREF-})min \le (V_{eREF+} - V_{REF-}/V_{eREF-}),$<br>Internal impedance of source R <sub>S</sub> < 100 $\Omega$ , C <sub>VREF+</sub> = 20 pF | 2.2 V/3 V       |     | ±1.0 | ±2.0 | LSB  |
| E <sub>G</sub> | Gain error                            | $(V_{eREF+} - V_{REF-}/V_{eREF-})$ min $\leq (V_{eREF+} - V_{REF-}/V_{eREF-}), C_{VREF+} = 20 \text{ pF}$                                                              | 2.2 V/3 V       |     | ±1.0 | ±2.0 | LSB  |
| Ε <sub>T</sub> | Total unadjusted error                | $(V_{eREF+} - V_{REF-}/V_{eREF-})min \le (V_{eREF+} - V_{REF-}/V_{eREF-}), C_{VREF+} = 20 \text{ pF}$                                                                  | 2.2 V/3 V       |     | ±1.4 | ±3.5 | LSB  |

# Instruments

**EXAS** 

www.ti.com

# 12-Bit ADC, Temperature Sensor and Built-In $V_{\text{MID}}$ <sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                           | PARAMETER                                                     | TEST CONDITIONS                                                     | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT              |
|---------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|-----------------|------|------|------|-------------------|
| M                         | $S_{22}$ (2) (3)                                              |                                                                     | 2.2 V           |      | 680  |      | m\/               |
| VSENSOR                   | See Crick                                                     |                                                                     | 3 V             |      | 680  |      | ΠV                |
| то                        | Soc <sup>(3)</sup>                                            | ADC12ON = 1 INCH = 0.0 h                                            | 2.2 V           |      | 2.25 |      | m\//°C            |
| CSENSOR                   | See                                                           | ADC12ON = 1, INCH = $OAn$                                           | 3 V             |      | 2.25 |      | IIIV/ C           |
| tanuan                    | Sample time required if channel 10 is selected <sup>(4)</sup> | ADC12ON = 1, INCH = 0Ah,<br>Error of conversion result $\leq$ 1 LSB | 2.2 V           | 30   |      |      |                   |
| SENSOR(sample)            |                                                               |                                                                     | 3 V             | 30   |      |      | μs                |
|                           | $AV_{CC}$ divider at channel 11, $V_{AVCC}$ factor            | ADC12ON = 1, INCH = 0Bh                                             |                 | 0.48 | 0.5  | 0.52 | V <sub>AVCC</sub> |
| V <sub>MID</sub>          | A)/ divider at channel 11                                     | ADC12ON = 1, INCH = 0Bh                                             | 2.2 V           | 1.06 | 1.1  | 1.14 | V                 |
|                           | AV <sub>CC</sub> divider at channel 11                        |                                                                     | 3 V             | 1.44 | 1.5  | 1.56 | v                 |
| t <sub>VMID(sample)</sub> | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC12ON = 1, INCH = 0Bh,<br>Error of conversion result $\leq$ 1 LSB | 2.2 V/3 V       | 1000 |      |      | ns                |

 The temperature sensor is provided by the REF module. See the REF module parametric, I<sub>REF+</sub>, regarding the current consumption of the temperature sensor.

(2) The temperature sensor offset can be as much as ±20°C. A single-point calibration is recommended in order to minimize the offset error of the built-in temperature sensor.

(3) The device descriptor structure contains calibration values for 30°C ± 3°C and 85°C ± 3°C for each of the available reference voltage levels. The sensor voltage can be computed as V<sub>SENSE</sub> = TC<sub>SENSOR</sub> \* (Temperature, °C) + V<sub>SENSOR</sub>, where TC<sub>SENSOR</sub> and V<sub>SENSOR</sub> can be computed from the calibration values for higher accuracy.

(4) The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>.

(5) The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.



Figure 20. Typical Temperature Sensor Voltage

TEXAS INSTRUMENTS

www.ti.com

#### **REF, External Reference**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                                                                  | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                        | Vcc       | MIN               | TYP  | MAX       | UNIT |
|------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|------|-----------|------|
| V <sub>eREF+</sub>                                               | Positive external reference voltage input        | $V_{eREF+} > V_{REF-}/V_{eREF-}$ <sup>(2)</sup>                                                                                                                        |           | 1.4               |      | $AV_{CC}$ | V    |
| V <sub>REF-</sub> /V <sub>eREF-</sub>                            | Negative external reference voltage input        | $V_{eREF+} > V_{REF-}/V_{eREF-}$ <sup>(3)</sup>                                                                                                                        |           | 0                 |      | 1.2       | V    |
| (V <sub>eREF+</sub> –<br>V <sub>REF</sub> _/V <sub>eREF</sub> _) | Differential external reference voltage<br>input | $V_{eREF+} > V_{REF-}/V_{eREF-}$ <sup>(4)</sup>                                                                                                                        |           | 1.4               |      | $AV_{CC}$ | V    |
| Iveref+<br>Ivref-/veref-                                         | Static input current                             |                                                                                                                                                                        | 2.2 V/3 V |                   | ±8.5 | ±26       | μΑ   |
|                                                                  |                                                  | $\begin{array}{l} 1.4 \ V \leq V_{eREF+} \leq V_{AVCC} \ , \\ V_{eREF-} = 0 \ V \\ f_{ADC12CLK} = 5 \\ MHz, ADC12SHTx = 8h, \\ Conversion \ rate \ 20ksps \end{array}$ | 2.2 V/3 V |                   |      | ±1        | μA   |
| C <sub>VREF+/-</sub>                                             | Capacitance at V <sub>REF+/-</sub> terminal      |                                                                                                                                                                        |           | <sup>(5)</sup> 10 |      |           | μF   |

(1) The external reference is used during ADC conversion to charge and discharge the capacitance array. The input capacitance, C<sub>i</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 12-bit accuracy.

(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

(3) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

(4) The accuracy limits minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

(5) Two decoupling capacitors, 10μF and 100nF, should be connected to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_A. See also the *CC430 Family User's Guide* (SLAU259).



www.ti.com

#### **REF**, Built-In Reference

CC430F613x CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                       | PARAMETER                                                             | TEST CONDITIONS                                                                                                                                                                                 | V <sub>cc</sub> | MIN | TYP  | MAX   | UNIT       |
|-----------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-------|------------|
|                       |                                                                       | REFVSEL = 2 for 2.5 V<br>REFON = REFOUT = 1<br>I <sub>VREF+</sub> = 0 A                                                                                                                         | 3 V             |     | 2.41 | ±1.5% |            |
| V <sub>REF+</sub>     | Positive built-in reference voltage output                            | $\begin{array}{l} REFVSEL = 1 \text{ for } 2.0 \text{ V} \\ REFON = REFOUT = 1 \\ I_{VREF+} = 0 \text{ A} \end{array}$                                                                          | 3 V             |     | 1.93 | ±1.5% | V          |
|                       |                                                                       | REFVSEL = 0 for 1.5 V<br>REFON = REFOUT = 1<br>I <sub>VREF+</sub> = 0 A                                                                                                                         | 2.2 V/ 3 V      |     | 1.45 | ±1.5% |            |
|                       |                                                                       | REFVSEL = 0 for 1.5 V, reduced performance                                                                                                                                                      |                 | 1.8 |      |       |            |
| ۸\/                   | AV <sub>CC</sub> minimum voltage,                                     | REFVSEL = 0 for 1.5 V                                                                                                                                                                           |                 | 2.2 |      |       | V          |
| CC(min)               | active                                                                | REFVSEL = 1 for 2.0 V                                                                                                                                                                           |                 | 2.3 |      |       | v          |
|                       |                                                                       | REFVSEL = 2 for 2.5 V                                                                                                                                                                           |                 | 2.8 |      |       |            |
|                       | Operating supply current into                                         | REFON = 1, REFOUT = 0, REFBURST = 0                                                                                                                                                             | 3 V             |     | 100  | 140   | μA         |
| IREF+                 | AV <sub>CC</sub> terminal <sup>(2) (3)</sup>                          | REFON = 1, REFOUT = 1, REFBURST = 0                                                                                                                                                             | 3 V             |     | 0.9  | 1.5   | mA         |
| I <sub>L(VREF+)</sub> | Load-current regulation,<br>V <sub>REF+</sub> terminal <sup>(4)</sup> | $\begin{array}{l} REFVSEL=0,\ 1,\ 2\\ I_{VREF+}=+10\ \muA/\!\!-\!1000\ \muA\\ AV_{CC}=AV_{CC}\ (\text{min}) \mbox{ for each reference level.}\\ REFVSEL=0,\ 1,\ 2;\ REFON=REFOUT=1 \end{array}$ |                 |     |      | 2500  | µV/mA      |
| C <sub>VREF+/-</sub>  | Capacitance at VREF+/-<br>terminals                                   | REFON = REFOUT = 1 <sup>(5)</sup>                                                                                                                                                               |                 | 20  |      | 100   | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient of built-in reference <sup>(6)</sup>          | I <sub>VREF+</sub> = 0 A<br>REFVSEL = 0, 1, 2;<br>REFON = 1, REFOUT = 0 or 1                                                                                                                    |                 |     | 30   | 50    | ppm/<br>°C |
| PSRR_DC               | Power supply rejection ratio (DC)                                     |                                                                                                                                                                                                 |                 |     | 120  | 300   | μV/V       |
| PSRR_AC               | Power supply rejection ratio<br>(AC)                                  |                                                                                                                                                                                                 |                 |     | 6.4  |       | mV/V       |
|                       | Sattling time of reference                                            |                                                                                                                                                                                                 |                 |     | 75   |       |            |
| t <sub>SETTLE</sub>   | Settling time of reference voltage <sup>(7)</sup>                     |                                                                                                                                                                                                 |                 |     | 75   |       | μs         |

(1) The reference is supplied to the ADC by the REF module and is buffered locally inside the ADC. The ADC uses two internal buffers, one smaller and one larger for driving the V<sub>REF+</sub> terminal. When REFOUT = 1, the reference is available at the V<sub>REF+</sub> terminal, as well as, used as the reference for the conversion and utilizes the larger buffer. When REFOUT = 0, the reference is only used as the reference for the conversion and utilizes the smaller buffer.

(2) The internal reference current is supplied via terminal AV<sub>CC</sub>. Consumption is independent of the ADC12ON control bit, unless a conversion is active. The REFON bit enables to settle the built-in reference before starting an A/D conversion. REFOUT = 0 represents the current contribution of the smaller buffer. REFOUT = 1 represents the current contribution of the larger buffer without external load.

(3) The temperature sensor is provided by the REF module. Its current is supplied via terminal  $AV_{CC}$  and is equivalent to  $I_{REF+}$  with REFON =1 and REFOUT = 0.

(4) Contribution only due to the reference and buffer including package. This does not include resistance due to PCB trace, etc.

(5) Two decoupling capacitors, 10μF and 100nF, should be connected to VREF to decouple the dynamic current required for an external reference source if it is used for the ADC12\_A.

(6) Calculated using the box method: (MAX(-40 to 85°C) – MIN(-40 to 85°C)) / MIN(-40 to 85°C)/(85°C – (-40°C)).

(7) The condition is that the error in a conversion started after t<sub>REFON</sub> is less than ±0.5 LSB. The settling time depends on the external capacitive load when REFOUT = 1.



www.ti.com

### **Comparator B**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                                                          | TEST CONDITIONS                                                                  | V <sub>cc</sub> | MIN   | TYP       | MAX                | UNIT |
|------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------|-------|-----------|--------------------|------|
| V <sub>CC</sub>        | Supply voltage                                                                     |                                                                                  |                 | 1.8   |           | 3.6                | V    |
|                        |                                                                                    |                                                                                  | 1.8 V           |       |           | 40                 |      |
|                        | Comparator operating supply                                                        | CBPWRMD = 00                                                                     | 2.2 V           |       | 30        | 50                 |      |
| I <sub>AVCC_COMP</sub> | current into AV <sub>CC</sub> , Excludes                                           |                                                                                  | 3.0 V           |       | 40        | 65                 | μA   |
|                        | reference resistor ladder                                                          | CBPWRMD = 01                                                                     | 2.2/3.0 V       |       | 10        | 30                 |      |
|                        |                                                                                    | CBPWRMD = 10                                                                     | 2.2/3.0 V       |       | 0.1       | 0.5                |      |
| I <sub>AVCC_REF</sub>  | Quiescent current of local<br>reference voltage amplifier into<br>AV <sub>CC</sub> | CBREFACC = 1, CBREFLx = 01                                                       |                 |       |           | 22                 | μA   |
| V <sub>IC</sub>        | Common mode input range                                                            |                                                                                  |                 | 0     |           | V <sub>CC</sub> -1 | V    |
| N                      | Input offect veltere                                                               | CBPWRMD = 00                                                                     |                 |       |           | ±20                | mV   |
| VOFFSET                | Input onset voltage                                                                | CBPWRMD = 01, 10                                                                 |                 |       |           | ±10                | mV   |
| C <sub>IN</sub>        | Input capacitance                                                                  |                                                                                  |                 |       | 5         |                    | pF   |
| D                      | Series input resistones                                                            | ON - switch closed                                                               |                 |       | 3         | 4                  | kΩ   |
| R <sub>SIN</sub>       | Series input resistance                                                            | OFF - switch opened                                                              |                 | 30    |           |                    | MΩ   |
|                        | Propagation delay, response time                                                   | CBPWRMD = 00, CBF = 0                                                            |                 |       |           | 450                | ns   |
| t <sub>PD</sub>        |                                                                                    | CBPWRMD = 01, CBF = 0                                                            |                 |       |           | 600                | ns   |
|                        |                                                                                    | CBPWRMD = 10, CBF = 0                                                            |                 |       |           | 50                 | μs   |
|                        |                                                                                    | $\begin{array}{l} CBPWRMD = 00,  CBON = 1, \\ CBF = 1,  CBFDLY = 00 \end{array}$ |                 | 0.35  | 0.6       | 1.0                | μs   |
|                        | Propagation delay with filter                                                      | $\begin{array}{l} CBPWRMD = 00,  CBON = 1, \\ CBF = 1,  CBFDLY = 01 \end{array}$ |                 | 0.6   | 1.0       | 1.8                | μs   |
| <sup>I</sup> PD,filter | active                                                                             | $\begin{array}{l} CBPWRMD = 00,  CBON = 1, \\ CBF = 1,  CBFDLY = 10 \end{array}$ |                 | 1.0   | 1.8       | 3.4                | μs   |
|                        |                                                                                    | $\begin{array}{l} CBPWRMD = 00,  CBON = 1, \\ CBF = 1,  CBFDLY = 11 \end{array}$ |                 | 1.8   | 3.4       | 6.5                | μs   |
| t <sub>EN_CMP</sub>    | Comparator enable time, settling time                                              | CBON = 0 to CBON = 1,<br>CBPWRMD = 00, 01, 10                                    |                 |       | 1         | 2                  | μs   |
| t <sub>EN_REF</sub>    | Resistor reference enable time                                                     | CBON = 0 to CBON = 1                                                             |                 |       | 0.3       | 1.5                | μs   |
| V <sub>CB_REF</sub>    | Reference voltage for a given tap                                                  | VIN = reference into resistor ladder,<br>n = 0 to 31                             |                 | VIN : | × (n+1) / | 32                 | V    |



www.ti.com

#### Flash Memory

CC430F613x CC430F612x

CC430F513x

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                         | PARAMETER                                                                                               | TEST<br>CONDITIONS  | MIN             | ТҮР             | МАХ | UNIT   |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------|-----------------|-----------------|-----|--------|
| DV <sub>CC(PGM/ERASE)</sub>             | Program and erase supply voltage                                                                        |                     | 1.8             |                 | 3.6 | V      |
| I <sub>PGM</sub>                        | Average supply current from DV <sub>CC</sub> during program                                             |                     |                 | 3               | 5   | mA     |
| I <sub>ERASE</sub>                      | Average supply current from DV <sub>CC</sub> during erase                                               |                     |                 |                 | 2   | mA     |
| I <sub>MERASE</sub> , I <sub>BANK</sub> | Average supply current from $DV_CC$ during mass erase or bank erase                                     |                     |                 |                 | 2   | mA     |
| t <sub>CPT</sub>                        | Cumulative program time <sup>(1)</sup>                                                                  |                     |                 |                 | 16  | ms     |
|                                         | Program/erase endurance                                                                                 |                     | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles |
| t <sub>Retention</sub>                  | Data retention duration                                                                                 | $T_J = 25^{\circ}C$ | 100             |                 |     | years  |
| t <sub>Word</sub>                       | Word or byte program time <sup>(2)</sup>                                                                |                     | 64              |                 | 85  | μs     |
| t <sub>Block, 0</sub>                   | Block program time for first byte or word <sup>(2)</sup>                                                |                     | 49              |                 | 65  | μs     |
| t <sub>Block, 1-(N-1)</sub>             | Block program time for each additional byte or word, except for last byte or word $^{\left( 2\right) }$ |                     | 37              |                 | 49  | μs     |
| t <sub>Block, N</sub>                   | Block program time for last byte or word <sup>(2)</sup>                                                 |                     | 55              |                 | 73  | μs     |
| t <sub>Erase</sub>                      | Erase time for segment erase, mass erase, and bank erase when available $^{\left( 2\right) }$           |                     | 23              |                 | 32  | ms     |
| f <sub>MCLK,MGR</sub>                   | MCLK frequency in marginal read mode<br>(FCTL4.MGR0 = 1 or FCTL4. MGR1 = 1)                             |                     | 0               |                 | 1   | MHz    |

(1) The cumulative program time must not be exceeded when writing to a 128-byte flash block. This parameter applies to all programming methods: individual word/byte write and block write modes.

(2) These values are hardwired into the flash controller's state machine.

# JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                     | TEST<br>CONDITIONS | MIN   | ТҮР | МАХ | UNIT |
|-----------------------|-------------------------------------------------------------------------------|--------------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                   | 2.2 V/3 V          | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse length                                            | 2.2 V/3 V          | 0.025 |     | 15  | μs   |
| t <sub>SBW, En</sub>  | Spy-Bi-Wire enable time (TEST high to acceptance of first clock $edge)^{(1)}$ | 2.2 V/3 V          |       |     | 1   | μs   |
| t <sub>SBW,Rst</sub>  | Spy-Bi-Wire return to normal operation time                                   |                    | 15    |     | 100 | μs   |
| 4                     | $TOK$ is sufficient frequency $A$ using $ TAC ^{(2)}$                         | 2.2 V              | 0     |     | 5   | MHz  |
| ттск                  | TCK input frequency - 4-wire JTAG                                             | 3 V                | 0     |     | 10  | MHz  |
| R <sub>internal</sub> | Internal pull-down resistance on TEST                                         | 2.2 V/3 V          | 45    | 60  | 80  | kΩ   |

 Tools accessing the Spy-Bi-Wire interface need to wait for the minimum t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

(2) f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.



# **RF1A CC1101-Based Radio Parameters**

#### **Recommended Operating Conditions**

| PARAMETER                              | TEST CONDITIONS                                                                                              | MIN                | TYP | MAX | UNIT  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|-------|
| V <sub>CC</sub>                        | Supply voltage range during radio operation                                                                  | 2.0                |     | 3.6 | V     |
| PMMCOREVx                              | Core voltage range, PMMCOREVx setting during radio operation                                                 | 2                  |     | 3   |       |
|                                        |                                                                                                              | 300                |     | 348 |       |
| RF frequency range                     |                                                                                                              | 389 <sup>(1)</sup> |     | 464 | MHz   |
|                                        |                                                                                                              | 779                |     | 928 |       |
|                                        | 2-FSK                                                                                                        | 0.6                |     | 500 |       |
| Data rate                              | 2-GFSK, OOK, and ASK                                                                                         | 0.6                |     | 250 | kBaud |
|                                        | (Shaped) MSK (also known as differential offset QPSK) <sup>(2)</sup>                                         | 26                 |     | 500 |       |
| RF crystal frequency                   |                                                                                                              | 26                 | 26  | 27  | MHz   |
| RF crystal tolerance                   | Total tolerance including initial tolerance, crystal loading, aging and temperature dependency. $^{\rm (3)}$ |                    | ±40 |     | ppm   |
| RF crystal load capacitance            |                                                                                                              | 10                 | 13  | 20  | pF    |
| RF crystal effective series resistance |                                                                                                              |                    |     | 100 | Ω     |

(1) If using a 27-MHz crystal, the lower frequency limit for this band is 392 MHz.

(2) If using optional Manchester encoding, the data rate in kbps is half the baud rate.

(3) The acceptable crystal tolerance depends on frequency band, channel bandwidth, and spacing. Also see Design Note DN005 -- CC11xx Sensitivity versus Frequency Offset and Crystal Accuracy, literature number SWRA122.

# **RF Crystal Oscillator, XT2**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                    | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------------------|-----------------|-----|-----|-----|------|
| Start-up time <sup>(2)</sup> |                 |     | 150 | 810 | μs   |
| Duty cycle                   |                 | 45  | 50  | 55  | %    |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

(2) The start-up time depends to a very large degree on the used crystal.

#### **Current Consumption, Reduced-Power Modes**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER           | TEST CONDITIONS                                                           | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| Current consumption | RF crystal oscillator only (e.g. SLEEP state with MCSM0.OSC_FORCE_ON = 1) |     | 100 |     | μA   |
|                     | IDLE state (incl. RF crystal oscillator)                                  |     | 1.7 |     | mA   |
|                     | FSTXON state (Only the frequency synthesizer is running) <sup>(2)</sup>   |     | 9.5 |     | mA   |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

(2) This current consumption is also representative of other intermediate states when going from IDLE to RX or TX, including the calibration state.



#### SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

#### **Current Consumption, Receive Mode**

 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 3 V (unless otherwise noted)  $^{(1)}$   $^{(2)}$ 

| PARAMETER                     | FREQ<br>(MHz) | DATA<br>RATE<br>(kBaud) | TES                                                                  | T CONDITIONS                                    | MIN T | ſΥP | МАХ | UNIT |
|-------------------------------|---------------|-------------------------|----------------------------------------------------------------------|-------------------------------------------------|-------|-----|-----|------|
| Current<br>consumption,<br>RX | 315           | 1.2                     | Register settings<br>optimized for reduced<br>current                | Input at -100 dBm (close to sensitivity limit)  |       | 17  |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 16  |     |      |
|                               |               | 38.4                    |                                                                      | Input at -100 dBm (close to sensitivity limit)  |       | 17  |     | _    |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 16  |     |      |
|                               |               | 250                     |                                                                      | Input at -100 dBm (close to sensitivity limit)  |       | 18  |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) | 1     | 6.5 |     |      |
|                               | 433           | 1.2                     | Register settings<br>optimized for reduced<br>current                | Input at -100 dBm (close to sensitivity limit)  |       | 18  |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 17  |     |      |
|                               |               | 38.4                    |                                                                      | Input at -100 dBm (close to sensitivity limit)  |       | 18  |     | m۸   |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 17  |     | ША   |
|                               |               | 250                     |                                                                      | Input at -100 dBm (close to sensitivity limit)  | 1     | 8.5 |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 17  |     |      |
|                               | 868, 915      | 1.2                     | Register settings<br>optimized for reduced<br>current <sup>(3)</sup> | Input at -100 dBm (close to sensitivity limit)  |       | 16  |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 15  |     |      |
|                               |               | 38.4                    |                                                                      | Input at -100 dBm (close to sensitivity limit)  |       | 16  |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 15  |     |      |
|                               |               | 250                     |                                                                      | Input at -100 dBm (close to sensitivity limit)  | 16    |     |     |      |
|                               |               |                         |                                                                      | Input at -40 dBm (well above sensitivity limit) |       | 15  |     |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46). Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in sensitivity. See tables "RF Receive" for additional details on current consumption and sensitivity. (2)

(3) For 868/915 MHz, see Figure 21 for current consumption with register settings optimized for sensitivity.




SLAS554B - MAY 2009 - REVISED APRIL 2010



Figure 21. Typical RX Current Consumption Over Temperature and Input Power Level, 868 MHz, Sensitivity-Optimized Setting



# SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

#### **Current Consumption, Transmit Mode**

 $T_{\text{A}}$  = 25°C,  $V_{\text{CC}}$  = 3 V (unless otherwise noted)  $^{(1)}$   $^{(2)}$ 

| PARAMETER              | FREQUENCY<br>[MHz} | PATABLE<br>Setting | OUTPUT<br>POWER [dBm] | MIN TYP MAX | UNIT |
|------------------------|--------------------|--------------------|-----------------------|-------------|------|
|                        |                    | 0xC0               | max.                  | 26          | mA   |
|                        | 245                | 0xC4               | +10                   | 25          | mA   |
|                        | 315                | 0x51               | 0                     | 15          | mA   |
|                        |                    | 0x29               | -6                    | 15          | mA   |
|                        |                    | 0xC0               | max.                  | 33          | mA   |
|                        | 422                | 0xC6               | +10                   | 29          | mA   |
|                        | 433                | 0x50               | 0                     | 17          | mA   |
| Current concumption TV |                    | 0x2D               | -6                    | 17          | mA   |
|                        |                    | 0xC0               | max.                  | 36          | mA   |
|                        | 060                | 0xC3               | +10                   | 33          | mA   |
|                        | 000                | 0x8D               | 0                     | 18          | mA   |
|                        |                    | 0x2D               | -6                    | 18          | mA   |
|                        |                    | 0xC0               | max.                  | 35          | mA   |
|                        | 015                | 0xC3               | +10                   | 32          | mA   |
|                        | 915                | 0x8D               | 0                     | 18          | mA   |
|                        |                    | 0x2D               | -6                    | 18          | mA   |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).
 Reduced current setting (MDMCFG2.DEM\_DCFILT\_OFF = 1) gives a slightly lower current consumption at the cost of a reduction in sensitivity. See tables "RF Receive" for additional details on current consumption and sensitivity.

Available CC430F613x CC430F612x CC430F513x SLAS554B – MAY 2009– REVISED APRIL 2010

#### www.ti.com

# Typical TX Current Consumption, 315 MHz

|                    | PATABLE | Output         | $v_{cc}$       | 2.0 V | 3.0 V | 3.6 V |      |
|--------------------|---------|----------------|----------------|-------|-------|-------|------|
| PARAMETER          | Setting | Power<br>[dBm] | T <sub>A</sub> | 25°C  | 25°C  | 25°C  | UNIT |
|                    | 0xC0    | max.           |                | 27.5  | 26.4  | 28.1  |      |
| Current            | 0xC4    | +10            |                | 25.1  | 25.2  | 25.3  | ~ ^  |
| Consumption,<br>TX | 0x51    | 0              |                | 14.4  | 14.6  | 14.7  | ma   |
|                    | 0x29    | -6             |                | 14.2  | 14.7  | 15.0  |      |

# **Typical TX Current Consumption, 433 MHz**

| PARAMETER          | PATABLE | Output         | $v_{cc}$ | 2.0 V | 3.0 V | 3.6 V |      |
|--------------------|---------|----------------|----------|-------|-------|-------|------|
|                    | Setting | Power<br>[dBm] | TA       | 25°C  | 25°C  | 25°C  | UNIT |
|                    | 0xC0    | max.           |          | 33.1  | 33.4  | 33.8  |      |
| Current            | 0xC6    | +10            |          | 28.6  | 28.8  | 28.8  | ~^^  |
| consumption,<br>TX | 0x50    | 0              |          | 16.6  | 16.8  | 16.9  | mA   |
|                    | 0x2D    | -6             |          | 16.8  | 17.5  | 17.8  |      |

# **Typical TX Current Consumption, 868 MHz**

| PARAMETER |         |                | $v_{cc}$       |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-----------|---------|----------------|----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
|           | Setting | Power<br>[dBm] | T <sub>A</sub> | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
| Current   | 0xC0    | max.           |                | 36.7  | 35.2  | 34.2 | 38.5  | 35.5  | 34.9 | 37.1  | 35.7  | 34.7 |      |
|           | 0xC3    | +10            |                | 34.0  | 32.8  | 32.0 | 34.2  | 33.0  | 32.5 | 34.3  | 33.1  | 32.2 |      |
| TX        | 0x8D    | 0              |                | 18.0  | 17.6  | 17.5 | 18.3  | 17.8  | 18.1 | 18.4  | 18.0  | 17.7 | mA   |
|           | 0x2D    | -6             |                | 17.1  | 17.0  | 17.2 | 17.8  | 17.8  | 18.3 | 18.2  | 18.1  | 18.1 |      |

# **Typical TX Current Consumption, 915 MHz**

| PARAMETER                     | PATABLE Output |                | $v_{cc}$       | 2.0 V |      |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-------------------------------|----------------|----------------|----------------|-------|------|------|-------|-------|------|-------|-------|------|------|
|                               | Setting        | Power<br>[dBm] | T <sub>A</sub> | -40°C | 25°C | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
| Current<br>consumption,<br>TX | 0xC0           | max.           |                | 35.5  | 33.8 | 33.2 | 36.2  | 34.8  | 33.6 | 36.3  | 35.0  | 33.8 |      |
|                               | 0xC3           | +10            |                | 33.2  | 32.0 | 31.0 | 33.4  | 32.1  | 31.2 | 33.5  | 32.3  | 31.3 | ~ ^  |
|                               | 0x8D           | 0              |                | 17.8  | 17.4 | 17.1 | 18.1  | 17.6  | 17.3 | 18.2  | 17.8  | 17.5 | mA   |
|                               | 0x2D           | -6             |                | 17.0  | 16.9 | 16.9 | 17.7  | 17.6  | 17.6 | 18.1  | 18.0  | 18.0 |      |



SLAS554B-MAY 2009-REVISED APRIL 2010

#### **RF Receive, Overall**

CC430F613x

CC430F612x

CC430F513x

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                                       | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-------------------------------------------------|---------------------------------|-----|-----|-----|------|
| Digital channel filter bandwidth <sup>(2)</sup> |                                 | 58  |     | 812 | kHz  |
| <b>O</b>                                        | 25 MHz to 1 GHz                 |     | -68 | -57 | dDm  |
| Spundus emissions (7, 7,                        | Above 1 GHz                     |     | -66 | -47 | авт  |
| RX latency                                      | Serial operation <sup>(5)</sup> |     | 9   |     | bit  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

(2) User programmable. The bandwidth limits are proportional to crystal frequency (given values assume a 26.0 MHz crystal)

(3) Typical radiated spurious emission is -49 dBm measured at the VCO frequency

(4) Maximum figure is the ETSI EN 300 220 limit

(5) Time from start of reception until data is available on the receiver data output pin is equal to 9 bit.

#### **RF Receive, 315 MHz**

 $T_A = 25^{\circ}C, V_{CC} = 3 \text{ V} \text{ (unless otherwise noted)}^{(1)}$ 

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud) | TEST CONDITIONS                                                          | MIN  | ТҮР  | MAX | UNIT |
|----------------------|----------------------|--------------------------------------------------------------------------|------|------|-----|------|
|                      | 0.6                  | 14.3kHz deviation, 58kHz digital channel filter bandwidth                |      | -117 |     |      |
|                      | 1.2                  | 5.2kHz deviation, 58kHz digital channel filter bandwidth <sup>(2)</sup>  | -111 |      |     |      |
| Receiver sensitivity | 38.4                 | 20kHz deviation, 100kHz digital channel filter bandwidth <sup>(3)</sup>  |      | -103 |     | dBm  |
|                      | 250                  | 127kHz deviation, 540kHz digital channel filter bandwidth <sup>(4)</sup> |      | -95  |     |      |
|                      | 500                  | MSK, 812kHz digital channel filter bandwidth <sup>(4)</sup>              |      | -86  |     |      |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).
 Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then

reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -109dBm.
 (3) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then

reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -102dBm.

(4) MDMCFG2.DEM\_DCFILT\_OFF=1 can not be used for data rates ≥ 250kBaud.

# RF Receive, 433 MHz

 $T_A = 25^{\circ}C, V_{CC} = 3 V \text{ (unless otherwise noted)}^{(1)}$ 

2-FSK, 1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER            | DATA RATE<br>(kBaud) | TEST CONDITIONS                                                           | MIN | ТҮР  | МАХ | UNIT  |
|----------------------|----------------------|---------------------------------------------------------------------------|-----|------|-----|-------|
|                      | 0.6                  | 14.3kHz deviation, 58kHz digital channel filter bandwidth                 |     | -114 |     |       |
|                      | 1.2                  | 5.2-kHz deviation, 58-kHz digital channel filter bandwidth <sup>(2)</sup> |     | -111 |     |       |
| Receiver sensitivity | 38.4                 | 20-kHz deviation, 100-kHz digital channel filter bandwidth <sup>(3)</sup> |     | -104 |     | dBm   |
| Receiver sensitivity | 250                  | 127-kHz deviation, 540-kHz digital channel filter bandwidth (4)           |     | -93  |     | ubiii |
|                      | 500                  | MSK, 812kHz digital channel filter bandwidth <sup>(4)</sup>               |     | -85  |     |       |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).
 Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then

reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -109dBm.
 (3) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by about 2mA close to the constituity limit. The constituity is typically reduced to -109dBm.

reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -101dBm. (4) MDMCFG2.DEM\_DCFILT\_OFF=1 can not be used for data rates ≥ 250kBaud.

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010

www.ti.com

#### RF Receive, 868/915 MHz

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>

1% packet error rate, 20-byte packet length, Sensitivity optimized, MDMCFG2.DEM\_DCFILT\_OFF = 0 (unless otherwise noted)

| PARAMETER                           | TEST CONDITIONS                                                              |                           | MIN TYP       | MAX | UNIT |  |  |
|-------------------------------------|------------------------------------------------------------------------------|---------------------------|---------------|-----|------|--|--|
| 0.6-kBaud data rate, 2-F            | SK, 14.3-kHz deviation, 58-kHz digital channel filte                         | r bandwidth (unless other | wise noted)   |     |      |  |  |
| Receiver sensitivity                |                                                                              |                           | -115          |     | dBm  |  |  |
| 1.2-kBaud data rate, 2-F            | SK, 5.2-kHz deviation, 58-kHz digital channel filter                         | bandwidth (unless otherw  | vise noted)   |     |      |  |  |
|                                     |                                                                              |                           | -109          |     |      |  |  |
| Receiver sensitivity <sup>(2)</sup> | 2-GFSK modulation by setting MDMCFG2.MOD_FO Gaussian filter with $BT = 0.5$  | RMAT=2,                   | -109          |     | dBm  |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                         |                           | -28           |     | dBm  |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                            | -100-kHz offset           | 39            |     | dB   |  |  |
| rejection                           | 100 kHz channel spacing <sup>(4)</sup>                                       | +100-kHz offset           | 39            |     | uВ   |  |  |
| Image channel rejection             | IF frequency 152 kHz, desired channel 3 dB above the sensitivity limit       |                           | 29            |     | dB   |  |  |
| Blocking                            | Desired channel 2 dB above the constitutive limit <sup>(5)</sup>             | ±2 MHz offset             | -48           |     | dBm  |  |  |
| DIOCKIIIY                           |                                                                              | ±10 MHz offset            | -40           |     | dBm  |  |  |
| 38.4-kBaud data rate, 2-l           | FSK, 20-kHz deviation, 100-kHz digital channel filte                         | er bandwidth (unless othe | rwise noted)  |     |      |  |  |
| Receiver sensitivity <sup>(6)</sup> |                                                                              |                           |               |     |      |  |  |
|                                     | 2-GFSK modulation by setting MDMCFG2.MOD_FO<br>Gaussian filter with BT = 0.5 | RMAT = 2,                 | -101          |     | dBm  |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                         | -19                       |               | dBm |      |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                            | -200-kHz offset           | 20            |     | dD   |  |  |
| rejection                           | 200 kHz channel spacing <sup>(3)</sup>                                       | +200-kHz offset           | 25            |     | uБ   |  |  |
| Image channel rejection             | IF frequency 152 kHz, Desired channel 3 dB above t                           | the sensitivity limit     | 23            |     | dB   |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit <sup>(5)</sup>              | ±2-MHz offset             | -48           |     | dBm  |  |  |
|                                     |                                                                              | ±10-MHz offset            | -40           |     | dBm  |  |  |
| 250-kBaud data rate, 2-F            | SK, 127-kHz deviation, 540-kHz digital channel filt                          | er bandwidth (unless othe | erwise noted) |     |      |  |  |
| Receiver sensitivity (7)            |                                                                              |                           | -90           |     |      |  |  |
|                                     | 2-GFSK modulation by setting MDMCFG2.MOD_FO<br>Gaussian filter with BT = 0.5 | RMAT = 2,                 | -90           |     | dBm  |  |  |
| Saturation                          | FIFOTHR.CLOSE_IN_RX=0 <sup>(3)</sup>                                         |                           | -19           |     | dBm  |  |  |
| Adjacent channel                    | Desired channel 3 dB above the sensitivity limit,                            | -750-kHz offset           | 24            |     | dD   |  |  |
| rejection                           | 750-kHz channel spacing <sup>(o)</sup>                                       | +750-kHz offset           | 30            |     | uБ   |  |  |
| Image channel rejection             | IF frequency 304 kHz, Desired channel 3 dB above t                           | the sensitivity limit     | 18            |     | dB   |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit $^{(8)}$                    | ±2-MHz offset             | -53           |     | dBm  |  |  |
|                                     |                                                                              | ±10-MHz offset            | -39           |     | dBm  |  |  |
| 500-kBaud data rate, MS             | K, 812-kHz digital channel filter bandwidth (unles                           | s otherwise noted)        |               |     |      |  |  |
| Receiver sensitivity <sup>(7)</sup> |                                                                              |                           | -84           |     | dBm  |  |  |
| Image channel rejection             | IF frequency 355 kHz, Desired channel 3 dB above t                           | the sensitivity limit     | -2            |     | dB   |  |  |
| Blocking                            | Desired channel 3 dB above the sensitivity limit $^{(9)}$                    | ±2-MHz offset             | -53           |     | dBm  |  |  |
|                                     |                                                                              | ±10-MHz offset            | -38           |     | dBm  |  |  |

All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).
 Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is the

(2) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -107dBm

(3) See Design Note DN010 Close-in Reception with CC1101, literature number SWRA147.

(4) See Figure 22 for blocking performance at other offset frequencies.

(5) See Figure 23 for blocking performance at other offset frequencies.

(6) Sensitivity can be traded for current consumption by setting MDMCFG2.DEM\_DCFILT\_OFF=1. The typical current consumption is then reduced by about 2mA close to the sensitivity limit. The sensitivity is typically reduced to -100dBm.

(7) MDMCFG2.DEM\_DCFILT\_OFF = 1 cannot be used for data rates ≥ 250kBaud.

(8) See Figure 24 for blocking performance at other offset frequencies.

(9) See Figure 25 for blocking performance at other offset frequencies.



SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x



NOTE: 868.3 MHz, 2-FSK, 5.2-kHz deviation, IF frequency is 152.3 kHz, digital channel filter bandwidth is 58 kHz

Figure 22. Typical Selectivity at 1.2-kBaud Data Rate



NOTE: 868 MHz, 2-FSK, 20 kHz deviation, IF frequency is 152.3 kHz, digital channel filter bandwidth is 100 kHz

Figure 23. Typical Selectivity at 38.4-kBaud Data Rate



CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010



NOTE: 868 MHz, 2-FSK, IF frequency is 304 kHz, digital channel filter bandwidth is 540 kHz





NOTE: 868 MHz, 2-FSK, IF frequency is 355 kHz, digital channel filter bandwidth is 812 kHz

Figure 25. Typical Selectivity at 500-kBaud Data Rate

# CC430F613x CC430F612x CC430F513x

TEXAS INSTRUMENTS

SLAS554B-MAY 2009-REVISED APRIL 2010

www.ti.com

#### Typical Sensitivity, 315 MHz, Sensitivity Optimized Setting

| PARAMETER              |                   | V <sub>CC</sub> 2.0 V |       |      | 3.0 V |       |      |      | 3.6 V |      |      |      |
|------------------------|-------------------|-----------------------|-------|------|-------|-------|------|------|-------|------|------|------|
|                        | DATA RATE (KBauu) | TA                    | -40°C | 25°C | 85°C  | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | UNIT |
| Sensitivity,<br>315MHz | 1.2               |                       | -112  | -112 | -110  | -112  | -111 | -109 | -112  | -111 | -108 |      |
|                        | 38.4              |                       | -105  | -105 | -104  | -105  | -103 | -102 | -105  | -104 | -102 | dBm  |
|                        | 250               |                       | -95   | -95  | -92   | -94   | -95  | -92  | -95   | -94  | -91  |      |

# Typical Sensitivity, 433 MHz, Sensitivity Optimized Setting

| DADAMETED              |                   | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|------------------------|-------------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER              | DATA RATE (KBaud) | TA              | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
| Sensitivity,<br>433MHz | 1.2               |                 | -111  | -110  | -108 | -111  | -111  | -108 | -111  | -110  | -107 |      |
|                        | 38.4              |                 | -104  | -104  | -101 | -104  | -104  | -101 | -104  | -103  | -101 | dBm  |
|                        | 250               |                 | -93   | -94   | -91  | -93   | -93   | -90  | -93   | -93   | -90  |      |

#### Typical Sensitivity, 868 MHz, Sensitivity Optimized Setting

| PARAMETER              | DATA RATE (kBaud) | V <sub>CC</sub> 2.0 V |       |      | 3.0 V |       |      |      |       |      |      |      |
|------------------------|-------------------|-----------------------|-------|------|-------|-------|------|------|-------|------|------|------|
|                        |                   | T <sub>A</sub>        | -40°C | 25°C | 85°C  | -40°C | 25°C | 85°C | -40°C | 25°C | 85°C | UNIT |
| Sensitivity,<br>868MHz | 1.2               |                       | -109  | -109 | -107  | -109  | -109 | -106 | -109  | -108 | -106 |      |
|                        | 38.4              |                       | -102  | -102 | -100  | -102  | -102 | -99  | -102  | -101 | -99  | dDm  |
|                        | 250               |                       | -90   | -90  | -88   | -89   | -90  | -87  | -89   | -90  | -87  | авт  |
|                        | 500               |                       | -84   | -84  | -81   | -84   | -84  | -80  | -84   | -84  | -80  |      |

# Typical Sensitivity, 915 MHz, Sensitivity Optimized Setting

| DADAMETED              | DATA RATE (kBaud) | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|------------------------|-------------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER              |                   | T <sub>A</sub>  | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
| Sensitivity,<br>915MHz | 1.2               |                 | -109  | -109  | -107 | -109  | -109  | -106 | -109  | -108  | -105 |      |
|                        | 38.4              |                 | -102  | -102  | -100 | -102  | -102  | -99  | -103  | -102  | -99  | dDm  |
|                        | 250               |                 | -92   | -92   | -89  | -92   | -92   | -88  | -92   | -92   | -88  | авт  |
|                        | 500               |                 | -87   | -86   | -81  | -86   | -86   | -81  | -86   | -85   | -80  |      |

CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010

# **RF Transmit**

www.ti.com

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>  $P_{Tx} = +10 \text{ dBm}$  (unless otherwise noted)

| PARAMETER                                                                                                                                      | FREQUENCY<br>(MHz)                                         | TEST CONDITION                                                                     | S                 | MIN 7  | YP MAX | UNIT   |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------|--------|--------|--------|
|                                                                                                                                                | 315                                                        |                                                                                    |                   | 122 +  | j31    |        |
| Differential load                                                                                                                              | 433                                                        | _                                                                                  |                   | 116 +  | j41    | Ω      |
| Impedance                                                                                                                                      | 868/915                                                    | _                                                                                  |                   | 86.5 + | j43    |        |
|                                                                                                                                                | 315                                                        |                                                                                    |                   |        | +12    |        |
| Output power, highest                                                                                                                          | 433                                                        | Delivered to a 50 $\Omega$ single-ended load                                       | via CC430         |        | +13    | ID     |
| setting <sup>(3)</sup>                                                                                                                         | 868                                                        | reference design's RF matching netwo                                               | ork               |        | +11    | aBm    |
|                                                                                                                                                | 915                                                        |                                                                                    |                   |        | +11    |        |
| Output power, lowest setting <sup>(3)</sup>                                                                                                    |                                                            | Delivered to a $50\Omega$ single-ended load reference design's RF matching network | via CC430<br>ork  |        | -30    | dBm    |
|                                                                                                                                                | 400                                                        | Second harmonic                                                                    |                   |        | -56    |        |
|                                                                                                                                                | 433                                                        | Third harmonic                                                                     |                   |        | -57    |        |
| Harmonics,                                                                                                                                     | 000                                                        | Second harmonic                                                                    |                   |        | -50    | ID     |
| radiated <sup>(4)(5)(6)</sup>                                                                                                                  | 808                                                        | Third harmonic                                                                     |                   |        | -52    | aBm    |
|                                                                                                                                                | 045                                                        | Second harmonic                                                                    |                   |        | -50    |        |
|                                                                                                                                                | 915                                                        | Third harmonic                                                                     |                   |        | -54    | ]      |
|                                                                                                                                                | 045                                                        | Frequencies below 960 MHz                                                          |                   | <      | -38    |        |
|                                                                                                                                                | 315 Frequencies below 960 MHz<br>Frequencies above 960 MHz |                                                                                    | +10 dBm CW        | <      | -48    |        |
|                                                                                                                                                | 422                                                        | Frequencies below 1 GHz                                                            |                   |        | -45    | -      |
| Harmonian conducted                                                                                                                            | 433                                                        | Frequencies above 1 GHz                                                            | +TO UBILICVV      | <      | -48    | dDm    |
|                                                                                                                                                | 969                                                        | Second harmonic                                                                    | 10 dBm CW         |        | -59    | ubiii  |
|                                                                                                                                                | 000                                                        | Other harmonics                                                                    | +TO UBILIC VV     | <      | -71    |        |
|                                                                                                                                                | 015                                                        | Second harmonic                                                                    | $11 dPm CW^{(7)}$ |        | -53    |        |
|                                                                                                                                                | 915                                                        | Other harmonics                                                                    |                   | <      | -47    |        |
|                                                                                                                                                | 215                                                        | Frequencies below 960 MHz                                                          | 10 dBm C\//       | <      | -58    |        |
|                                                                                                                                                | 515                                                        | Frequencies above 960 MHz                                                          | +TO UBILICVV      | <      | -53    |        |
|                                                                                                                                                |                                                            | Frequencies below 1 GHz                                                            |                   | <      | -54    |        |
|                                                                                                                                                | 433                                                        | Frequencies above 1 GHz                                                            | +10 dBm CW        | <      | -54    |        |
| Spurious emissions,                                                                                                                            | 100                                                        | Frequencies within 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz               |                   | <      | -63    | alData |
| 433 Frequencies within 47 to 74, 87.5 to<br>Spurious emissions,<br>conducted, harmonics<br>not included <sup>(8)</sup> Frequencies below 1 GHz |                                                            | <                                                                                  | -46               | aBm    |        |        |
|                                                                                                                                                | 868                                                        | Frequencies above 1 GHz                                                            | +10 dBm CW        | <      | -59    |        |
| not included <sup>(8)</sup>                                                                                                                    |                                                            | Frequencies within 47 to 74, 87.5 to 118, 174 to 230, 470 to 862 MHz               |                   | <      | -56    |        |
|                                                                                                                                                | 015                                                        | Frequencies below 960 MHz                                                          |                   | <      | -49    |        |
|                                                                                                                                                | 915                                                        | Frequencies above 960 MHz                                                          |                   | <      | -63    |        |

- (1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).
- (2) Differential impedance as seen from the RF-port (RF\_P and RF\_N) towards the antenna. Follow the CC430 reference designs available from the TI website.
- (3) Output power is programmable, and full range is available in all frequency bands. Output power may be restricted by regulatory limits. See also Application Note AN050 Using the CC1101 in the European 868MHz SRD Band, literature number SWRA146 and Design Note DN013 Programming Output Power on CC1101, literature number SWRA168, which gives the output power and harmonics when using multi-layer inductors. The output power is then typically +10 dBm when operating at 868/915 MHz.
- (4) The antennas used during the radiated measurements (SMAFF-433 from R.W.Badland and Nearson S331 868/915) play a part in attenuating the harmonics.
- (5) Measured on EM430F6137RF900 with CW, maximum output power
- (6) All harmonics are below -41.2 dBm when operating in the 902 928 MHz band.
- (7) Requirement is -20 dBc under FCC 15.247
- (8) All radiated spurious emissions are within the limits of ETSI. Also see Design Note DN017 CC11xx 868/915 MHz RF Matching, literature number SWRA168.



CC430F513x SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x CC430F612x

# **RF Transmit (continued)**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3$  V (unless otherwise noted) <sup>(1)</sup>  $P_{TX} = +10$  dBm (unless otherwise noted)

| PARAMETER                 | FREQUENCY<br>(MHz) | TEST CONDITIONS  | MIN | ТҮР | МАХ | UNIT |
|---------------------------|--------------------|------------------|-----|-----|-----|------|
| TX latency <sup>(9)</sup> |                    | Serial operation |     | 8   |     | bits |

(9) Time from sampling the data on the transmitter data input pin until it is observed on the RF output ports

#### **Optimum PATABLE Settings for Various Output Power Levels and Frequency Bands**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

| Output Dower [dBm] | PATABLE Setting |      |         |         |  |  |  |  |  |  |
|--------------------|-----------------|------|---------|---------|--|--|--|--|--|--|
|                    | 315 MHz 433 MHz |      | 868 MHz | 915 MHz |  |  |  |  |  |  |
| -30                | 0x12            | 0x05 | 0x03    | 0x03    |  |  |  |  |  |  |
| -12                | 0x33            | 0x26 | 0x25    | 0x25    |  |  |  |  |  |  |
| -6                 | 0x29            | 0x2D | 0x2D    | 0x2D    |  |  |  |  |  |  |
| 0                  | 0x51            | 0x50 | 0x8D    | 0x8D    |  |  |  |  |  |  |
| 10                 | 0xC4            | 0xC4 | 0xC3    | 0xC3    |  |  |  |  |  |  |
| max.               | 0xC0            | 0xC0 | 0xC0    | 0xC0    |  |  |  |  |  |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).



www.ti.com



#### Typical Output Power, 315 MHz<sup>(1)</sup>

| DADAMETED               | PATABLE Setting | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER               |                 | T <sub>A</sub>  | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
|                         | 0xC0 (max)      |                 |       | 11.9  |      |       | 11.8  |      |       | 11.8  |      |      |
|                         | 0xC4 (10dBm)    |                 |       | 10.3  |      |       | 10.3  |      |       | 10.3  |      |      |
| Output power,<br>315MHz | 0xC6 (default)  |                 |       |       |      |       | 9.3   |      |       |       |      | dBm  |
|                         | 0x51 (0dBm)     |                 |       | 0.7   |      |       | 0.6   |      |       | 0.7   |      |      |
|                         | 0x29 (-6dBm)    |                 |       | -6.8  |      |       | -5.6  |      |       | -5.3  |      |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

### Typical Output Power, 433 MHz<sup>(1)</sup>

| DADAMETER               | PATABLE Setting | Vcc            |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-------------------------|-----------------|----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER               |                 | T <sub>A</sub> | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
|                         | 0xC0 (max)      |                |       | 12.6  |      |       | 12.6  |      |       | 12.6  |      |      |
|                         | 0xC4 (10dBm)    |                | 10.3  |       |      | 10.2  |       |      | 10.2  |       |      |      |
| Output power,<br>433MHz | 0xC6 (default)  |                |       |       |      |       | 10.0  |      |       |       |      | dBm  |
| 40010112                | 0x50 (0dBm)     |                |       | 0.3   |      |       | 0.3   |      |       | 0.3   |      |      |
|                         | 0x2D (-6dBm)    |                |       | -6.4  |      |       | -5.4  |      |       | -5.1  |      |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

# Typical Output Power, 868 MHz<sup>(1)</sup>

| DADAMETED               | PATABLE Setting | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER               |                 | T <sub>A</sub>  | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
|                         | 0xC0 (max)      |                 | 11.9  | 11.2  | 10.5 | 11.9  | 11.2  | 10.5 | 11.9  | 11.2  | 10.5 |      |
|                         | 0xC3 (10dBm)    |                 | 10.8  | 10.1  | 9.4  | 10.8  | 10.1  | 9.4  | 10.7  | 10.1  | 9.4  |      |
| Output power,<br>868MHz | 0xC6 (default)  |                 |       |       |      |       | 8.8   |      |       |       |      | dBm  |
| 00011112                | 0x8D (0dBm)     |                 | 1.0   | 0.3   | -0.3 | 1.1   | 0.3   | -0.3 | 1.1   | 0.3   | -0.3 |      |
|                         | 0x2D (-6dBm)    |                 | -6.5  | -6.8  | -7.3 | -5.3  | -5.8  | -6.3 | -4.9  | -5.4  | -6.0 |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

#### Typical Output Power, 915 MHz<sup>(1)</sup>

| DADAMETED               | PATABLE Setting | V <sub>cc</sub> |       | 2.0 V |      |       | 3.0 V |      |       | 3.6 V |      |      |
|-------------------------|-----------------|-----------------|-------|-------|------|-------|-------|------|-------|-------|------|------|
| PARAMETER               |                 | TA              | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | -40°C | 25°C  | 85°C | UNIT |
|                         | 0xC0 (max)      |                 | 12.2  | 11.4  | 10.6 | 12.1  | 11.4  | 10.7 | 12.1  | 11.4  | 10.7 |      |
|                         | 0xC3 (10dBm)    |                 | 11.0  | 10.3  | 9.5  | 11.0  | 10.3  | 9.5  | 11.0  | 10.3  | 9.6  |      |
| Output power,<br>915MHz | 0xC6 (default)  |                 |       |       |      |       | 8.8   |      |       |       |      | dBm  |
| 01011112                | 0x8D (0dBm)     |                 | 1.9   | 1.0   | 0.3  | 1.9   | 1.0   | 0.3  | 1.9   | 1.1   | 0.3  |      |
|                         | 0x2D (-6dBm)    |                 | -5.5  | -6.0  | -6.5 | -4.3  | -4.8  | -5.5 | -3.9  | -4.4  | -5.1 |      |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).



SLAS554B-MAY 2009-REVISED APRIL 2010



www.ti.com

#### **Frequency Synthesizer Characteristics**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 V$  (unless otherwise noted)<sup>(1)</sup>

MIN figures are given using a 27MHz crystal. TYP and MAX figures are given using a 26MHz crystal.

| PARAMETER                                      | TEST CONDITIONS             | MIN  | TYP                                | MAX  | UNIT |
|------------------------------------------------|-----------------------------|------|------------------------------------|------|------|
| Programmed frequency resolution <sup>(2)</sup> | 26 to 27 MHz crystal        | 397  | f <sub>XOSC</sub> /2 <sup>16</sup> | 412  | Hz   |
| Synthesizer frequency tolerance <sup>(3)</sup> |                             |      | ±40                                |      | ppm  |
|                                                | 50 kHz offset from carrier  |      | -95                                |      |      |
|                                                | 100 kHz offset from carrier |      | -94                                |      |      |
|                                                | 200 kHz offset from carrier |      | -94                                |      |      |
|                                                | 500 kHz offset from carrier |      | -98                                |      |      |
| RF camer phase hoise                           | 1 MHz offset from carrier   |      | -107                               |      |      |
|                                                | 2 MHz offset from carrier   |      | -112                               |      |      |
|                                                | 5 MHz offset from carrier   |      | -118                               |      |      |
|                                                | 10 MHz offset from carrier  |      | -129                               |      |      |
| PLL turn-on / hop time <sup>(4)</sup>          | Crystal oscillator running  | 85.1 | 88.4                               | 88.4 | μs   |
| PLL RX/TX settling time <sup>(5)</sup>         |                             | 9.3  | 9.6                                | 9.6  | ms   |
| PLL TX/RX settling time <sup>(6)</sup>         |                             | 20.7 | 21.5                               | 21.5 | ms   |
| PLL calibration time <sup>(7)</sup>            |                             | 694  | 721                                | 721  | ms   |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).

(2) The resolution (in Hz) is equal for all frequency bands.

(3) Depends on crystal used. Required accuracy (including temperature and aging) depends on frequency band and channel bandwidth / spacing.

(4) Time from leaving the IDLE state until arriving in the RX, FSTXON or TX state, when not performing calibration.

(5) Settling time for the 1-IF frequency step from RX to TX

(6) Settling time for the 1-IF frequency step from TX to RX

(7) Calibration can be initiated manually or automatically before entering or after leaving RX/TX

www.ti.com

## **Typical RSSI\_offset Values**

 $T_A = 25^{\circ}C$ ,  $V_{CC} = 3 \text{ V}$  (unless otherwise noted)<sup>(1)</sup>

|                   | RSSI_OFFSET (dB) |         |  |  |  |  |
|-------------------|------------------|---------|--|--|--|--|
| DATA RATE (RBaud) | 433 MHz          | 868 MHz |  |  |  |  |
| 1.2               | 74               | 74      |  |  |  |  |
| 38.4              | 74               | 74      |  |  |  |  |
| 250               | 74               | 74      |  |  |  |  |
| 500               | 74               | 74      |  |  |  |  |

(1) All measurement results are obtained using the EM430F6137RF900 with BOM according to tested frequency range (see Table 46).



Figure 26. Typical RSSI Value vs Input Power Level for Different Data Rates at 868 MHz



SLAS554B-MAY 2009-REVISED APRIL 2010



www.ti.com

# **APPLICATION CIRCUIT**



For a complete reference design including layout see the CC430 Wireless Development Tools and related documentation.

#### Figure 27. Typical Application Circuit CC430F61xx



CC430F613x CC430F612x CC430F513x

SLAS554B-MAY 2009-REVISED APRIL 2010



For a complete reference design including layout see the CC430 Wireless Development Tools and related documentation.

# Figure 28. Typical Application Circuit CC430F51xx



SLAS554B-MAY 2009-REVISED APRIL 2010





#### Table 46. Bill of Materials

| Component(s)          | for 315 MHz        | for 433 MHz        | for 868/915 MHz | Comment                                           |  |  |  |
|-----------------------|--------------------|--------------------|-----------------|---------------------------------------------------|--|--|--|
| C1,3,4,5,7,9,11,13,15 |                    | 100 nF             |                 |                                                   |  |  |  |
| C8,10,12,14           |                    | 10 µF              |                 |                                                   |  |  |  |
| C2,6,16,17,18         |                    | 2 pF               |                 | Decoupling capacitors                             |  |  |  |
| C19                   |                    | 470 nF             |                 | V <sub>CORE</sub> capacitor                       |  |  |  |
| C20                   |                    | 2.2 nF             |                 | RST decoupling cap (optimized for SBW)            |  |  |  |
| C21,22                |                    | 27 pF              |                 | Load capacitors for 26 MHz crystal <sup>(1)</sup> |  |  |  |
| R1                    |                    | 56 kΩ              |                 | R_BIAS (±1% required)                             |  |  |  |
| R2                    |                    | 47kΩ               |                 | RST pullup                                        |  |  |  |
| L1,2                  | Capacitors: 220 pF | 0.016 µH           | 0.012 µH        |                                                   |  |  |  |
| L3,4                  | 0.033 µH           | 0.027 µH           | 0.018 µH        |                                                   |  |  |  |
| L5                    | 0.033 µH           | 0.047 µH           | 0.015 µH        |                                                   |  |  |  |
| L6                    | dnp <sup>(2)</sup> | dnp <sup>(2)</sup> | 0.0022 µH       |                                                   |  |  |  |
| L7                    | 0.033 µH           | 0.051 µH           | 0.015 µH        |                                                   |  |  |  |
| C23                   | dnp <sup>(2)</sup> | 2.7 pF             | 1 pF            |                                                   |  |  |  |
| C24                   | 220 pF             | 220 pF             | 100 pF          |                                                   |  |  |  |
| C25                   | 6.8 pF             | 3.9 pF             | 1.5 pF          |                                                   |  |  |  |
| C26                   | 6.8 pF             | 3.9 pF 1.5 pF      |                 | 3.8 pF 3.9 pF 1.5 pF                              |  |  |  |
| C27                   | 220 pF             | 220 pF 1.5 pF      |                 |                                                   |  |  |  |
| C28                   | 10 pF              | 4.7 pF 8.2 pF      |                 |                                                   |  |  |  |
| C29                   | 220 pF             | 220 pF             | 1.5 pF          |                                                   |  |  |  |

The load capacitance C<sub>L</sub> seen by the crystal is C<sub>L</sub> = 1/((1/C21)+(1/C22)) + C<sub>parasitic</sub>. The parasitic capacitance C<sub>parasitic</sub> includes pin capacitance and PCB stray capacitance. It can be typically estimated to be around 2.5 pF.
 (2) dnp: do not populate.



### **INPUT/OUTPUT SCHEMATICS**



# Port P1, P1.0 to P1.4, Input/Output With Schmitt Trigger

CC430F513x devices don't provide LCD functionality on port P1 pins.



SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

www.ti.com

|                 |   |                                                  |                     | CONTROL BITS/SIGNALS |                     |                             |  |  |
|-----------------|---|--------------------------------------------------|---------------------|----------------------|---------------------|-----------------------------|--|--|
| PIN NAME (P1.x) | x | FUNCTION                                         | P1DIR.x             | P1SEL.x              | P1MAPx              | LCDS19<br>22 <sup>(1)</sup> |  |  |
| P1.0/P1MAP/S18  | 0 | P1.0 (I/O)                                       | I: 0; O: 1          | 0                    | Х                   | 0                           |  |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1                    | ≤ 30 <sup>(2)</sup> | 0                           |  |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1                    | = 31                | 0                           |  |  |
|                 |   | S18 (not available on CC430F513x)                | Х                   | Х                    | Х                   | 1                           |  |  |
| P1.1/P1MAP1/S19 | 1 | P1.1 (I/O)                                       | I: 0; O: 1          | 0                    | Х                   | 0                           |  |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1                    | ≤ 30 <sup>(2)</sup> | 0                           |  |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1                    | = 31                | 0                           |  |  |
|                 |   | S19 (not available on CC430F513x)                | Х                   | Х                    | Х                   | 1                           |  |  |
| P1.2/P1MAP2/S20 | 2 | P1.2 (I/O)                                       | I: 0; O: 1          | 0                    | Х                   | 0                           |  |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1                    | ≤ 30 <sup>(2)</sup> | 0                           |  |  |
|                 |   | Output driver and input Schmitt trigger disabled | х                   | 1                    | = 31                | 0                           |  |  |
|                 |   | S22 (not available on CC430F513x)                | Х                   | Х                    | Х                   | 1                           |  |  |
| P1.3/P1MAP3/S21 | 3 | P1.3 (I/O)                                       | I: 0; O: 1          | 0                    | Х                   | 0                           |  |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1                    | ≤ 30 <sup>(2)</sup> | 0                           |  |  |
|                 |   | Output driver and input Schmitt trigger disabled | х                   | 1                    | = 31                | 0                           |  |  |
|                 |   | S21 (not available on CC430F513x)                | х                   | Х                    | Х                   | 1                           |  |  |
| P1.4/P1MAP4/S22 | 4 | P1.4 (I/O)                                       | I: 0; O: 1          | 0                    | Х                   | 0                           |  |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1                    | ≤ 30 <sup>(2)</sup> | 0                           |  |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1                    | = 31                | 0                           |  |  |
|                 |   | S22 (not available on CC430F513x)                | x                   | Х                    | Х                   | 1                           |  |  |

(1) LCDSx not available in CC430F513x.

(2) According to mapped function - see Table 7.

Texas Instruments

www.ti.com

# Port P1, P1.5 to P1.7, Input/Output With Schmitt Trigger



CC430F513x devices don't provide LCD functionality on port P1 pins.

#### Table 48. Port P1 (P1.5 to P1.7) Pin Functions

|                  |   | FUNCTION                                                | CONTROL BITS/SIGNALS |         |                     |  |  |
|------------------|---|---------------------------------------------------------|----------------------|---------|---------------------|--|--|
| PIN NAME (P1.X)  | x | FUNCTION                                                | P1DIR.x              | P1SEL.x | P1MAPx              |  |  |
| P1.5/P1MAP5/R23  | 5 | P1.5 (I/O)                                              | I: 0; O: 1           | 0       | Х                   |  |  |
|                  |   | Mapped secondary digital function - see Table 7         | 0; 1 <sup>(1)</sup>  | 1       | ≤ 30 <sup>(1)</sup> |  |  |
|                  |   | R23 <sup>(2)</sup> (not available on CC430F513x)        | Х                    | 1       | = 31                |  |  |
| P1.6/P1MAP6/R13/ |   | P1.6 (I/O)                                              | I: 0; O: 1           | 0       | Х                   |  |  |
| LCDREF           |   | Mapped secondary digital function - see Table 7         | 0; 1 <sup>(1)</sup>  | 1       | ≤ 30 <sup>(1)</sup> |  |  |
|                  |   | R13/LCDREF <sup>(2)</sup> (not available on CC430F513x) | Х                    | 1       | = 31                |  |  |
| P1.7/P1MAP7/R03  | 7 | P1.7 (I/O)                                              | I: 0; O: 1           | 0       | Х                   |  |  |
|                  |   | Mapped secondary digital function - see Table 7         | 0; 1 <sup>(1)</sup>  | 1       | ≤ 30 <sup>(1)</sup> |  |  |
|                  |   | R03 <sup>(2)</sup> (not available on CC430F513x)        | Х                    | 1       | = 31                |  |  |

(1) According to mapped function - see Table 7.

(2) Setting P1SEL.x bit together with P1MAPx = PM\_ANALOG disables the output driver as well as the input Schmitt trigger.

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

www.ti.com





www.ti.com

SLAS554B-MAY 2009-REVISED APRIL 2010

# Port P2, P2.4 to P2.5, Input/Output With Schmitt Trigger



SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

www.ti.com





CC430F513x devices don't provide analog functionality on port P2.6 and P2.7 pins.



#### Table 49. Port P2 (P2.0 to P2.7) Pin Functions

|                    |   | FUNCTION                                                     |                     | CONTROL B | ONTROL BITS/SIGNALS |        |  |  |
|--------------------|---|--------------------------------------------------------------|---------------------|-----------|---------------------|--------|--|--|
| PIN NAME (P2.X)    | X | FUNCTION                                                     | P2DIR.x             | P2SEL.x   | P2MAPx              | CBPD.x |  |  |
| P2.0/P2MAP0/CB0    | 0 | P2.0 (I/O)                                                   | I: 0; O: 1          | 0         | Х                   | 0      |  |  |
| (/A0)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A0 (not available on CC430F612x) <sup>(2)</sup>              | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB0 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.1/P2MAP1/CB1    | 1 | P2.1 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A1)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A1 (not available on CC430F612x) <sup>(2)</sup>              | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB1 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.2/P2MAP2/CB2    | 2 | P2.2 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A2)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A2 (not available on CC430F612x) <sup>(2)</sup>              | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB2 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.3/P2MAP3/CB3    |   | P2.3 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A3)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A3 (not available on CC430F612x) <sup>(2)</sup>              | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB3 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.4/P2MAP4/CB4    | 4 | P2.4 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A4/VREF-/VeREF-) |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A4/VREF-/VeREF- (not available on CC430F612x) <sup>(2)</sup> | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB4 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.5/P2MAP5/CB5    | 5 | P2.5 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A5/VREF+/VeREF+) |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A5/VREF+/VeREF+ (not available on CC430F612x) <sup>(2)</sup> | Х                   | 1         | = 31                | Х      |  |  |
|                    |   | CB5 <sup>(3)</sup>                                           | Х                   | Х         | Х                   | 1      |  |  |
| P2.6/P2MAP6(/CB6)  | 6 | P2.6 (I/O)                                                   | l: 0; 0: 1          | 0         | Х                   | 0      |  |  |
| (/A6)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A6 (not available on CC430F612x and CC430F513x) $^{\rm (2)}$ | х                   | 1         | = 31                | х      |  |  |
|                    |   | CB6 (not available on CC430F513x) <sup>(3)</sup>             | Х                   | Х         | Х                   | 1      |  |  |
| P2.7/P2MAP7(/CB7)  | 7 | P2.7 (I/O)                                                   | I: 0; O: 1          | 0         | Х                   | 0      |  |  |
| (/A7)              |   | Mapped secondary digital function - see Table 7              | 0; 1 <sup>(1)</sup> | 1         | ≤ 30 <sup>(1)</sup> | 0      |  |  |
|                    |   | A7 (not available on CC430F612x and CC430F513x) $^{(2)}$     | Х                   | 1         | = 31                | х      |  |  |
|                    |   | CB7 (not available on CC430F513x) <sup>(3)</sup>             | Х                   | Х         | Х                   | 1      |  |  |

(1)

According to mapped function - see Table 7. Setting P2SEL.x bit together with P2MAPx = PM\_ANALOG disables the output driver as well as the input Schmitt trigger. (2) (3)

Setting the CBPD.x bit disables the output driver as well as the input Schmitt trigger to prevent parasitic cross currents when applying analog signals. Selecting the CBx input pin to the comparator multiplexer with the CBx bits automatically disables output driver and input buffer for that pin, regardless of the state of the associated CBPD.x bit.

CC430F613x CC430F612x CC430F513x SLAS554B-MAY 2009-REVISED APRIL 2010

Texas

www.ti.com

# Port P3, P3.0 to P3.7, Input/Output With Schmitt Trigger



CC430F513x devices don't provide LCD functionality on port P3 pins.





#### Table 50. Port P3 (P3.0 to P3.7) Pin Functions

|                 |   |                                                  |                     | CONTROL B | ONTROL BITS/SIGNALS |                             |  |
|-----------------|---|--------------------------------------------------|---------------------|-----------|---------------------|-----------------------------|--|
| PIN NAME (P3.x) | x | FUNCTION                                         | P3DIR.x             | P3SEL.x   | P3MAPx              | LCDS10<br>17 <sup>(1)</sup> |  |
| P3.0/P3MAP0/S10 | 0 | P3.0 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S10 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.1/P3MAP1/S11 | 1 | P3.1 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S11 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.2/P3MAP7/S12 | 2 | P3.2 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S12 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.3/P3MAP3/S13 | 3 | P3.3 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S13 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.4/P3MAP4/S14 | 4 | P3.4 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S14 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.5/P3MAP5/S15 | 5 | P3.5 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S15 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.6/P3MAP6/S16 | 6 | P3.6 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | $\leq 30^{(2)}$     | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S16 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |
| P3.7/P3MAP7/S17 | 7 | P3.7 (I/O)                                       | I: 0; O: 1          | 0         | Х                   | 0                           |  |
|                 |   | Mapped secondary digital function - see Table 7  | 0; 1 <sup>(2)</sup> | 1         | ≤ 30 <sup>(2)</sup> | 0                           |  |
|                 |   | Output driver and input Schmitt trigger disabled | Х                   | 1         | = 31                | 0                           |  |
|                 |   | S17 (not available on CC430F513x)                | Х                   | Х         | Х                   | 1                           |  |

(1) LCDSx not available in CC430F513x.

(2) According to mapped function - see Table 7.

Texas Instruments

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

www.ti.com

# Port P4, P4.0 to P4.7, Input/Output With Schmitt Trigger (CC430F613x and CC430F612x only)





SLAS554B-MAY 2009-REVISED APRIL 2010

# Table 51. Port P4 (P4.0 to P4.7) Pin Functions (CC430F613x and CC430F612x only)

|                 |   | TUNCTION   | CON        | TROL BITS/SIG | ITS/SIGNALS |  |  |  |
|-----------------|---|------------|------------|---------------|-------------|--|--|--|
| PIN NAME (P4.x) | X | FUNCTION   | P4DIR.x    |               | LCDS27      |  |  |  |
| P4.0/P4MAP0/S2  | 0 | P4.0 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S2         | Х          | Х             | 1           |  |  |  |
| P4.1/P4MAP1/S3  | 1 | P4.1 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S3         | Х          | Х             | 1           |  |  |  |
| P4.2/P4MAP7/S4  | 2 | P4.2 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S4         | Х          | Х             | 1           |  |  |  |
| P4.3/P4MAP3/S5  | 3 | P4.3 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S5         | Х          | Х             | 1           |  |  |  |
| P4.4/P4MAP4/S6  | 4 | P4.4 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S6         | Х          | Х             | 1           |  |  |  |
| P4.5/P4MAP5/S7  | 5 | P4.5 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S7         | Х          | Х             | 1           |  |  |  |
| P4.6/P4MAP6/S8  | 6 | P4.6 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S8         | Х          | Х             | 1           |  |  |  |
| P4.7/P4MAP7/S9  | 7 | P4.7 (I/O) | I: 0; O: 1 | 0             | 0           |  |  |  |
|                 |   | N/A        | 0          | 1             | 0           |  |  |  |
|                 |   | DVSS       | 1          | 1             | 0           |  |  |  |
|                 |   | S9         | X          | Х             | 1           |  |  |  |

CC430F613x ECCN 54 CC430F612x CC430F513x SLAS554B - MAY 2009 - REVISED APRIL 2010

TEXAS INSTRUMENTS

www.ti.com

# Port P5, P5.0, Input/Output With Schmitt Trigger



www.ti.com





#### Table 52. Port P5 (P5.0 and P5.1) Pin Functions

|                 |   | FUNCTION                         | CONTROL BITS/SIGNALS <sup>(1)</sup> |         |         |           |  |  |
|-----------------|---|----------------------------------|-------------------------------------|---------|---------|-----------|--|--|
| PIN NAME (P3.X) | X | FUNCTION                         | P5DIR.x                             | P5SEL.0 | P5SEL.1 | XT1BYPASS |  |  |
| P5.0/XIN        | 0 | P5.0 (I/O)                       | l: 0; 0: 1                          | 0       | Х       | Х         |  |  |
|                 |   | XIN crystal mode <sup>(2)</sup>  | Х                                   | 1       | Х       | 0         |  |  |
|                 |   | XIN bypass mode <sup>(2)</sup>   | Х                                   | 1       | Х       | 1         |  |  |
| P5.1/XOUT       | 1 | P5.1 (I/O)                       | l: 0; 0: 1                          | 0       | Х       | Х         |  |  |
|                 |   | XOUT crystal mode <sup>(3)</sup> | Х                                   | 1       | Х       | 0         |  |  |
|                 |   | P5.1 (I/O) <sup>(3)</sup>        | х                                   | 1       | х       | 1         |  |  |

(1) X = Don't care

(2) Setting P5SEL.0 causes the general-purpose I/O to be disabled. Pending the setting of XT1BYPASS, P5.0 is configured for crystal mode or bypass mode.

(3) Setting P5SEL.0 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.1 can be used as general-purpose I/O.

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

www.ti.com

# Port P5, P5.2 to P5.4, Input/Output With Schmitt Trigger (CC430F613x and CC430F612x only)



#### Table 53. Port P5 (P5.2 to P5.3) Pin Functions (CC430F613x and CC430F612x only)

|                 |   | FUNCTION   | CONTROL BITS/SIGNALS |         |        |  |
|-----------------|---|------------|----------------------|---------|--------|--|
| PIN NAME (PS.X) | X | FONCTION   | P5DIR.x              | P5SEL.x | LCDS01 |  |
| P5.2/S0         | 2 | P5.2 (I/O) | I: 0; O: 1           | 0       | 0      |  |
|                 |   | N/A        | 0                    | 1       | 0      |  |
|                 |   | DVSS       | 1                    | 1       | 0      |  |
|                 |   | S0         | Х                    | Х       | 1      |  |
| P5.3/S1         | 3 | P5.3 (I/O) | I: 0; O: 1           | 0       | 0      |  |
|                 |   | N/A        | 0                    | 1       | 0      |  |
|                 |   | DVSS       | 1                    | 1       | 0      |  |
|                 |   | S1         | х                    | х       | 1      |  |

#### Table 54. Port P5 (P5.4) Pin Functions (CC430F613x and CC430F612x only)

|                 | ~ | FUNCTION   | CONTROL BITS/SIGNALS |        |   |  |
|-----------------|---|------------|----------------------|--------|---|--|
| PIN NAME (PS.X) | ^ | FONCTION   | P5DIR.x P5SEL.x LCI  | LCDS23 |   |  |
| P5.4/S23        | 4 | P5.4 (I/O) | I: 0; O: 1           | 0      | 0 |  |
|                 |   | N/A        | 0                    | 1      | 0 |  |
|                 |   | DVSS       | 1                    | 1      | 0 |  |
|                 |   | S23        | Х                    | Х      | 1 |  |



SLAS554B-MAY 2009-REVISED APRIL 2010

# Port P5, P5.5 to P5.7, Input/Output With Schmitt Trigger (CC430F613x and CC430F612x only)



Table 55. Port P5 (P5.5 to P5.7) Pin Functions (CC430F613x and CC430F612x only)

|                 | ~ | EUNCTION            | CONTROL BITS/SIGNALS |   |          |  |
|-----------------|---|---------------------|----------------------|---|----------|--|
| FIN NAME (F3.X) | × | FUNCTION            | P5DIR.x P5           |   | LCDS2426 |  |
| P5.5/COM3/S24   | 5 | P5.5 (I/O)          | I: 0; O: 1           | 0 | 0        |  |
|                 |   | COM3 <sup>(1)</sup> | Х                    | 1 | Х        |  |
|                 |   | S24 <sup>(1)</sup>  | Х                    | 0 | 1        |  |
| P5.6/COM2/S25   | 6 | P5.6 (I/O)          | I: 0; O: 1           | 0 | 0        |  |
|                 |   | COM2 <sup>(1)</sup> | Х                    | 1 | Х        |  |
|                 |   | S25 <sup>(1)</sup>  | Х                    | 0 | 1        |  |
| P5.7/COM1/S26   | 7 | P5.7 (I/O)          | I: 0; O: 1           | 0 | 0        |  |
|                 |   | COM1 <sup>(1)</sup> | Х                    | 1 | Х        |  |
|                 |   | S26 <sup>(1)</sup>  | Х                    | 0 | 1        |  |

(1) Setting P5SEL.x bit disables the output driver as well as the input Schmitt trigger.

SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x





Port J, J.1 to J.3 JTAG pins TMS, TCK, TDI/TCLK, Input/Output With Schmitt Trigger or Output





# Table 56. Port PJ (PJ.0 to PJ.3) Pin Functions

| PIN NAME (PJ.x) | x | FUNCTION                          | CONTROL BITS/<br>SIGNALS <sup>(1)</sup> |
|-----------------|---|-----------------------------------|-----------------------------------------|
|                 |   |                                   | PJDIR.x                                 |
| PJ.0/TDO        | 0 | PJ.0 (I/O) <sup>(2)</sup>         | l: 0; O: 1                              |
|                 |   | TDO <sup>(3)</sup>                | Х                                       |
| PJ.1/TDI/TCLK   | 1 | PJ.1 (I/O) <sup>(2)</sup>         | l: 0; O: 1                              |
|                 |   | TDI/TCLK <sup>(3) (4)</sup>       | Х                                       |
| PJ.2/TMS        | 2 | PJ.2 (I/O) <sup>(2)</sup>         | l: 0; O: 1                              |
|                 |   | TMS <sup>(3)</sup> <sup>(4)</sup> | Х                                       |
| PJ.3/TCK        | 3 | PJ.3 (I/O) <sup>(2)</sup>         | l: 0; O: 1                              |
|                 |   | TCK <sup>(3)</sup> <sup>(4)</sup> | Х                                       |

(1) X = Don't care Default condition

(2) (3) (4) The pin direction is controlled by the JTAG module. In JTAG mode, pullups are activated automatically on TMS, TCK, and TDI/TCLK. PJREN.x are do not care.



#### **Device Descriptor Structures**

Table 57 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F613x and CC430F613x device types.

Table 58 lists the content of the device descriptor tag-length-value (TLV) structure for CC430F612x device types.

|                      |                                               |         |       |          | •        |          |          |          |
|----------------------|-----------------------------------------------|---------|-------|----------|----------|----------|----------|----------|
|                      | Description                                   | Address | Size  | 'F6137   | 'F6135   | 'F5137   | 'F5135   | 'F5133   |
|                      | Description                                   | Address | bytes | Value    | Value    | Value    | Value    | Value    |
| Info Block           | Info length                                   | 01A00h  | 1     | 06h      | 06h      | 06h      | 06h      | 06h      |
|                      | CRC length                                    | 01A01h  | 1     | 06h      | 06h      | 06h      | 06h      | 06h      |
|                      | CRC value                                     | 01A02h  | 2     | per unit |
|                      | Device ID                                     | 01A04h  | 1     | 61h      | 61h      | 51h      | 51h      | 51h      |
|                      | Device ID                                     | 01A05h  | 1     | 37h      | 35h      | 37h      | 35h      | 33h      |
|                      | Hardware revision                             | 01A06h  | 1     | 10h      | 10h      | 10h      | 10h      | 10h      |
|                      | Firmware revision                             | 01A07h  | 1     | 10h      | 10h      | 10h      | 10h      | 10h      |
| Die Record           | Die Record Tag                                | 01A08h  | 1     | 08h      | 08h      | 08h      | 08h      | 08h      |
|                      | Die Record length                             | 01A09h  | 1     | 0Ah      | 0Ah      | 0Ah      | 0Ah      | 0Ah      |
|                      | Lot/Wafer ID                                  | 01A0Ah  | 4     | per unit |
|                      | Die X position                                | 01A0Eh  | 2     | per unit |
|                      | Die Y position                                | 01A10h  | 2     | per unit |
|                      | Test results                                  | 01A12h  | 2     | per unit |
| ADC12<br>Calibration | ADC12 Calibration<br>Tag                      | 01A14h  | 1     | 11h      | 11h      | 11h      | 11h      | 11h      |
|                      | ADC12 Calibration length                      | 01A15h  | 1     | 10h      | 10h      | 10h      | 10h      | 10h      |
|                      | ADC Gain Factor                               | 01A16h  | 2     | per unit |
|                      | ADC Offset                                    | 01A18h  | 2     | per unit |
|                      | ADC 1.5V<br>Reference<br>Temp. Sensor<br>30°C | 01A1Ah  | 2     | per unit |
|                      | ADC 1.5V<br>Reference<br>Temp. Sensor<br>85°C | 01A1Ch  | 2     | per unit |
|                      | ADC 2.0V<br>Reference<br>Temp. Sensor<br>30°C | 01A1Eh  | 2     | per unit |
|                      | ADC 2.0V<br>Reference<br>Temp. Sensor<br>85°C | 01A20h  | 2     | per unit |
|                      | ADC 2.5V<br>Reference<br>Temp. Sensor<br>30°C | 01A22h  | 2     | per unit |
|                      | ADC 2.5V<br>Reference<br>Temp. Sensor<br>85°C | 01A24h  | 2     | per unit |
| REF<br>Calibration   | REF Calibration<br>Tag                        | 01A26h  | 1     | 12h      | 12h      | 12h      | 12h      | 12h      |
|                      | REF Calibration<br>length                     | 01A27h  | 1     | 06h      | 06h      | 06h      | 06h      | 06h      |

Table 57. Device Descriptor Table

CC430F613x CC430F612x CC430F513x

www.ti.com

SLAS554B-MAY 2009-REVISED APRIL 2010

|                          | Decemination                    | A al al una a a | Size         | 'F6137   | 'F6135   | 'F5137   | 'F5135   | 'F5133   |  |  |
|--------------------------|---------------------------------|-----------------|--------------|----------|----------|----------|----------|----------|--|--|
|                          | Description                     | Address         | bytes        | Value    | Value    | Value    | Value    | Value    |  |  |
|                          | 1.5V Reference<br>Factor        | 01A28h          | 2            | per unit |  |  |
|                          | 2.0V Reference<br>Factor        | 01A2Ah          | 2            | per unit |  |  |
|                          | 2.5V Reference<br>Factor        | 01A2Ch          | 2            | per unit |  |  |
| Peripheral<br>Descriptor | Peripheral<br>Descriptor Tag    | 01A2Eh          | 1            | 02h      | 02h      | 02h      | 02h      | 02h      |  |  |
| (PD)                     | Peripheral<br>Descriptor Length | 01A2Fh          | 1            | 57h      | 57h      | 55h      | 55h      | 55h      |  |  |
|                          | Peripheral<br>Descriptors       | 01A30h          | PD<br>Length |          |          |          |          |          |  |  |

# Table 57. Device Descriptor Table (continued)

#### Table 58. Device Descriptor Table CC430F612x

|                               | Description                     | Address | Size<br>bytes | 'F6127    | 'F6126    | 'F6125    |
|-------------------------------|---------------------------------|---------|---------------|-----------|-----------|-----------|
|                               |                                 |         |               | Value     | Value     | Value     |
| Info Block                    | Info length                     | 01A00h  | 1             | 06h       | 06h       | 06h       |
|                               | CRC length                      | 01A01h  | 1             | 06h       | 06h       | 06h       |
|                               | CRC value                       | 01A02h  | 2             | per unit  | per unit  | per unit  |
|                               | Device ID                       | 01A04h  | 1             | 61h       | 61h       | 61h       |
|                               | Device ID                       | 01A05h  | 1             | 27h       | 26h       | 25h       |
|                               | Hardware revision               | 01A06h  | 1             | 10h       | 10h       | 10h       |
|                               | Firmware revision               | 01A07h  | 1             | 10h       | 10h       | 10h       |
| Die Record                    | Die Record Tag                  | 01A08h  | 1             | 08h       | 08h       | 08h       |
|                               | Die Record length               | 01A09h  | 1             | 0Ah       | 0Ah       | 0Ah       |
|                               | Lot/Wafer ID                    | 01A0Ah  | 4             | per unit  | per unit  | per unit  |
|                               | Die X position                  | 01A0Eh  | 2             | per unit  | per unit  | per unit  |
|                               | Die Y position                  | 01A10h  | 2             | per unit  | per unit  | per unit  |
|                               | Test results                    | 01A12h  | 2             | per unit  | per unit  | per unit  |
| Empty Descriptor              | Empty Tag                       | 01A14h  | 1             | 05h       | 05h       | 05h       |
|                               | Empty Tag Length                | 01A15h  | 1             | 10h       | 10h       | 10h       |
|                               |                                 | 01A16h  | 16            | undefined | undefined | undefined |
| <b>REF Calibration</b>        | REF Calibration Tag             | 01A26h  | 1             | 12h       | 12h       | 12h       |
|                               | REF Calibration length          | 01A27h  | 1             | 06h       | 06h       | 06h       |
|                               | 1.5V Reference Factor           | 01A28h  | 2             | per unit  | per unit  | per unit  |
|                               | 2.0V Reference Factor           | 01A2Ah  | 2             | per unit  | per unit  | per unit  |
|                               | 2.5V Reference Factor           | 01A2Ch  | 2             | per unit  | per unit  | per unit  |
| Peripheral<br>Descriptor (PD) | Peripheral Descriptor Tag       | 01A2Eh  | 1             | 02h       | 02h       | 02h       |
|                               | Peripheral Descriptor<br>Length | 01A2Fh  | 1             | 55h       | 55h       | 55h       |
|                               | Peripheral Descriptors          | 01A30h  | PD Length     |           |           |           |



SLAS554B-MAY 2009-REVISED APRIL 2010

CC430F613x

CC430F612x

CC430F513x

## DATA SHEET REVISION HISTORY

| REVISION | DESCRIPTION                                                                                        |  |
|----------|----------------------------------------------------------------------------------------------------|--|
| SLAS554  | Product Preview data sheet release                                                                 |  |
| SLAS554A | Product Preview data sheet updated with electrical parameters                                      |  |
| SLAS554B | Production Data release data sheet for CC430F51xx devices. CC430F61xx devices are Product Preview. |  |



www.ti.com
## **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated