# TMS320F28032, TMS320F28033, TMS320F28034, TMS320F28035 Piccolo MCU

# **Silicon Errata**



Literature Number: SPRZ295A April 2009–Revised May 2009



### Contents

| 1 | Introduction                                                           | 5  |
|---|------------------------------------------------------------------------|----|
| 2 | Device and Development Tool Support Nomenclature                       | 5  |
| 3 | Device Markings                                                        | 6  |
| 4 | Rev 0 Known Design Marginality/Exceptions to Functional Specifications | 7  |
| 5 | Documentation Support                                                  | 11 |
| 6 | Revision History                                                       | 12 |



### List of Figures

| 1 | Example of Device Markings     | 6 |
|---|--------------------------------|---|
| 2 | Example of Device Nomenclature | 6 |
|   |                                |   |

### List of Tables

| 1 | Determining Silicon Revision From Lot Trace Code (2803x devices) | 6 |
|---|------------------------------------------------------------------|---|
| 2 | Advisory List for Rev 0 Silicon                                  | 7 |



## TMS320F2803x Piccolo MCU Silicon Errata

#### 1 Introduction

This document describes the silicon updates to the functional specifications for the TMS320F2803x microcontrollers (MCUs).

The updates are applicable to:

- 64-pin Plastic Small-Outline Package, PAG Suffix
- 80-pin Plastic Quad Flatpack, PN Suffix

#### 2 Device and Development Tool Support Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all [TMS320] DSP devices and support tools. Each TMS320<sup>™</sup> DSP commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g., **TMS**320F28035). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS).

- **TMX** Experimental device that is not necessarily representative of the final device's electrical specifications
- **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification
- **TMS** Fully qualified production device

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing
- TMDS Fully qualified development-support product

TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PN) and temperature range (for example, T).



#### 3 Device Markings

Figure 1 provides an example of the 2803x device markings and defines each of the markings. The device revision can be determined by the symbols marked on the top of the package as shown in Figure 1. Some prototype devices may have markings different from those illustrated. Figure 2 shows an example of the device nomenclature.



Lot trace code without second letter (Blank indicates Revision 0)

#### Figure 1. Example of Device Markings

|                                                 | <b>J</b>             |                         |                                            |
|-------------------------------------------------|----------------------|-------------------------|--------------------------------------------|
| SECOND LETTER<br>IN PREFIX OF<br>LOT TRACE CODE | SILICON REVISION     | REVISION ID<br>(0x0883) | COMMENTS                                   |
| Blank<br>(no second letter in prefix)           | Indicates Revision 0 | 0x0000                  | This silicon revision is available as TMX. |



Figure 2. Example of Device Nomenclature



#### 4 Rev 0 Known Design Marginality/Exceptions to Functional Specifications

#### Table 2. Advisory List for Rev 0 Silicon

| Title    | Paç                                                                                            | je |
|----------|------------------------------------------------------------------------------------------------|----|
| Advisory | ADC: Initial Conversion                                                                        | ;  |
| Advisory | Memory: Prefetching Beyond Valid Memory                                                        | 5  |
| Advisory | eCAN: Abort Acknowledge Bit Not Set                                                            | )  |
| Advisory | GPIO: GPIO Qualification 10                                                                    | )  |
| Advisory | Code Security Module: Memory Access Conflicts With Code Security Module (CSM) PWL Registers 10 | )  |

Advisory — ADC: Initial Conversion

TEXAS INSTRUMENTS

www.ti.com

| Advisory             | ADC: Initial Conversion                                                                                                                                                                                                                                                                                                                                        |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Details              | When the ADC conversions are initiated by any source of trigger, the first sample may not be the correct conversion result.                                                                                                                                                                                                                                    |  |  |  |
| Workaround(s)        | Discard the first sample at the beginning of every series of conversions. For instance, if the application calls for a given series of conversions, SOC0-SOC1-SOC2, to initiate periodically, then setup the series instead as SOC0-SOC1-SOC2-SOC3 and only use the last three conversions, ADCRESULT1, ADCRESULT2, ADCRESULT3, thereby discarding ADCRESULT0. |  |  |  |
|                      | Each application should validate this as acceptable in their application.                                                                                                                                                                                                                                                                                      |  |  |  |
| Advisory             | Memory: Prefetching Beyond Valid Memory                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Details              | The C28x CPU prefetches instructions beyond those currently active in its pipeline. If the prefetch occurs past the end of valid memory, then the CPU may receive an invalid opcode.                                                                                                                                                                           |  |  |  |
| Workaround           | The prefetch queue is 8 x16 words in depth. Therefore, code should not come within 8 words of the end of valid memory. This restriction applies to all memory regions and all memory types (flash, OTP, SARAM) on the device. Prefetching across the boundary between two valid memory blocks is all right.                                                    |  |  |  |
|                      | Example 1: M1 ends at address 0x7FF and is not followed by another memory block.<br>Code in M1 should be stored no farther than address 0x7F7. Addresses 0x7F8-0x7FF<br>should not be used for code.                                                                                                                                                           |  |  |  |
|                      | Example 2: M0 ends at address 0x3FF and valid memory (M1) follows it. Code in M0 can be stored up to and including address 0x3FF. Code can also cross into M1 up to and including address 0x7F7.                                                                                                                                                               |  |  |  |



| www.ti.com           | Advisory — eCAN: Abort Acknowledge Bit Not Set                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advisory             | eCAN: Abort Acknowledge Bit Not Set                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Details              | After setting a Transmission Request Reset (TRR) register bit to abort a message, there are some rare instances where the TRRn and TRSn bits will clear without setting the Abort Acknowledge (AAn) bit. The transmission itself is correctly aborted, but no interrupt is asserted and there is no indication of a pending operation.                                                              |  |  |  |  |
|                      | In order for this rare condition to occur, all of the following conditions must happen:                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                      | <ol> <li>The previous message was not successful, either because of lost arbitration or<br/>because no node on the bus was able to acknowledge it or because an error frame<br/>resulted from the transmission. The previous message need not be from the same<br/>mailbox in which a transmit abort is currently being attempted.</li> </ol>                                                       |  |  |  |  |
|                      | 2. The TRRn bit of the mailbox should be set in a CPU cycle immediately following the cycle in which the TRSn bit was set. The TRSn bit remaining set due to incompletion of transmission satisfies this condition as well. i.e. the TRSn bit could have been set in the past, but the transmission remains incomplete.                                                                             |  |  |  |  |
|                      | <ol><li>The TRRn bit must be set in the exact SYSCLKOUT cycle where the CAN module is<br/>in idle state for one cycle. The CAN module is said to be in idle state when it is not in<br/>the process of receiving/transmitting data.</li></ol>                                                                                                                                                       |  |  |  |  |
|                      | If these conditions occur, then the TRRn and TRSn bits for the mailbox will clear t <sub>clr</sub><br>SYSCLKOUT cycles after the TRR bit is set where:                                                                                                                                                                                                                                              |  |  |  |  |
|                      | t <sub>clr</sub> = [(mailbox_number) * 2] + 3 SYSCLKOUT cycles                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                      | The TAn and AAn bits will not be set if this condition occurs. Normally, either the TA or AA bit sets after the TRR bit goes to zero.                                                                                                                                                                                                                                                               |  |  |  |  |
| Workaround(s)        | When this problem occurs, the TRRn and TRSn bits will clear within $t_{clr}$ SYSCLKOUT cycles. To check for this condition, first disable the interrupts. Check the TRRn bit $t_{clr}$ SYSCLKOUT cycles after setting the TRRn bit to make sure it is still set. A set TRRn bit indicates that the problem did not occur.                                                                           |  |  |  |  |
|                      | If the TRRn bit is cleared, it could be because of the normal end of a message and the corresponding TAn or AAn bit is set. Check both the TAn and AAn bits. If either one of the bits is set, then the problem did not occur. If they are both zero, then the problem did occur. Handle the condition like the interrupt service routine would except that the AAn bit does not need clearing now. |  |  |  |  |
|                      | If the TAn or AAn bit is set, then the normal interrupt routine will happen when the interrupt is re-enabled.                                                                                                                                                                                                                                                                                       |  |  |  |  |

TEXAS INSTRUMENTS

www.ti.com

| Advisory             | PIO: GPIO Qualification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Details              | If a GPIO pin is configured for "n" SYSCLKOUT cycle qualification period<br>(where $1 \le n \le 510$ ) with "m" qualification samples (m = 3 or 6), it is possible that an<br>input pulse of [n * m – (n – 1)] width may get qualified (instead of n * m). This depends<br>upon the alignment of the asynchronous GPIO input signal with respect to the phase of<br>the internal prescaled clock, and hence, is not deterministic. The probability of this kind<br>of wrong qualification occurring is "1/n". |  |  |  |  |
|                      | Worst-case example:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                      | If n = 510, m = 6, a GPIO input width of (n * m) = 3060 SYSCLKOUT cycles is required to pass qualification. However, because of the issue described in this advisory, the minimum GPIO input width which may get qualified is $[n * m - (n - 1)] = 3060 - 511 = 2549$ SYSCLKOUT cycles.                                                                                                                                                                                                                       |  |  |  |  |
| Workaround(s)        | None. Ensure a sufficient margin is in the design for input qualification.                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| Advisory             | Code Security Module: Memory Access Conflicts With Code Security Module<br>(CSM) PWL Registers                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Revision(s) Affected | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Details              | Reads of addresses 0x3D 7FF8–0x3D 7FFF will activate the CSM, locking the device.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Workaround(s)        | Do not read these addresses. If these addresses are read, causing the CSM to become active, the device can be unlocked either by first pulling reset or by setting the FORCESEC bit, and then performing the Password Match Flow described in the <i>TMS320x2803x Piccolo System Control and Interrupts Reference Guide</i> (literature number <u>SPRUGL8</u> ).                                                                                                                                              |  |  |  |  |
|                      | <b>Note:</b> For TMS320F2803x devices, the PARTID register is located at 0x3D 7E80 (and not at 0x3D 7FFF, as on the TMS320F2802x devices).                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |



#### 5 **Documentation Support**

For device-specific data sheets and related documentation, visit the TI web site at: http://www.ti.com.

For further information regarding the Piccolo devices, see the *TMS320F28032*, *TMS320F28033*, *TMS320F28035* Piccolo Microcontrollers Data Manual (literature number <u>SPRS584</u>).



#### 6 Revision History

This revision history highlights the technical changes made to the SPRZ295 errata document to make it an SPRZ295A revision.

Scope: Added the "eCAN: Abort Acknowledge Bit Not Set" advisory.

Added the "Code Security Module: Memory Access Conflicts With Code Security Module (CSM) PWL Registers" advisory.

See table below.

| LOCATION  | ADDITIONS, DELETIONS, AND MODIFICATIONS                                                                                                                                                                                                                                                                                                                        |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 4 | <ul> <li>Rev 0 Known Design Marginality/Exceptions to Functional Specifications:</li> <li>Removed the "CPU: PCLKCR0[14] Setting May Stall CPU" advisory</li> <li>Added the "eCAN: Abort Acknowledge Bit Not Set" advisory</li> <li>Added the "Code Security Module: Memory Access Conflicts With Code Security Module (CSM) PWL Registers" advisory</li> </ul> |
| Section 5 | Documentation Support:<br>• Added link to SPRS584                                                                                                                                                                                                                                                                                                              |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated