50 Ohm FM LNA for embedded Antenna in Portable applications with BGU6102

Rev. 1.0 — 23 November 2011

**Application note** 

#### Document information

| Info     | Content                                                                                         |
|----------|-------------------------------------------------------------------------------------------------|
| Keywords | BGU6102, LNA, FM, embedded Antenna                                                              |
| Abstract | The document provides circuit, layout, BOM and performance information on FM band using BGU6102 |



**Revision history** 

| Rev | Date     | Description      |
|-----|----------|------------------|
| 1.0 | 20111123 | Initial document |

# **Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

AN11090

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

## 1. Introduction

"Music" as mobile value proposition has become increasingly popular in recent years. Transferring MP3 from the PC and playing on the mobile is now common, eased by decline in memory prices. This trend has re-ignited interest in FM Radio on Mobile as people want to keep up with the news, listen to new music, in addition to playing their MP3 collection.

With NXP,s FM LNA's consumers can listen to FM Radio on their mobile phone speaker. The LNA's amplify the weak signal solving impedance mismatch between embedded antennas and the FM Radio receiver.

# 2. Application Circuit

The FM LNA application circuit is built with BGU6102 (LNA MMIC). It needs 8 (11 components used in the EVB) external components for matching, biasing and decoupling. An optional external ESD protection diode can be used to improve the system's ESD performance. The layout has also additional foot prints for 0402 components, those are reserved for different applications or ESD protection and matching purposes.



#### 2.1 Components

| Table 1. E | Bill of materials                                    |       |      |               |                                              |
|------------|------------------------------------------------------|-------|------|---------------|----------------------------------------------|
| Component  | Position on<br>Layout                                | Value | Unit | Туре          | Remark                                       |
| C1, C4     | Z10, Z15                                             | 47    | nF   | MurataGRM1555 | DC decoupling (C1 is not necessary)          |
| C2, C3, C5 | Z3, Z8, Z21                                          | 330   | pF   | MurataGRM1555 | DC blocking                                  |
| R1         | Z9                                                   | 680   | Ω    | various       | Feedback / Matching                          |
| R2         | Z11                                                  | 15    | kΩ   | various       | Bias setting                                 |
| R3         | Z14                                                  | 180   | Ω    | various       | Stability / Matching                         |
| R4         | Z20                                                  | 10    | Ω    | various       | Stability                                    |
| R5         | Z16                                                  | 0     | Ω    | various       | Jumper                                       |
| D1         | D1                                                   |       |      | BGU6102       |                                              |
| D2         | Z1                                                   |       |      | PESD5V0F1BL   | ESD Diode (optional)                         |
|            | Z2, Z4, Z5,<br>Z6, Z7, Z12,<br>Z13, Z17, Z18,<br>Z19 | NC    |      |               | Not connected<br>Reserved for ESD & matching |

### 2.2 PCB Layout







© NXP B.V. 2011. All rights reserved.

# 3. Measurement results

#### 3.1 Measurement results

| Table 2. | Typical | measu | irement resul | ts measured o | on the evaluat | ion b | oard |
|----------|---------|-------|---------------|---------------|----------------|-------|------|
| <b>T</b> | - 00 1/ | 17.   | 0 0 1 / /     | 10 111        | 100 1411 7     | -     | 50.0 |

| Tamb = 25 °C; Vcc = Ven = 2.8 V; $I_{CC(tot)}$ = 4.3 mA <sup>[1]</sup> ; f = 100 MHz; $Z_S$ = $Z_L$ = 50 $\Omega$ unless otherwise |  |
|------------------------------------------------------------------------------------------------------------------------------------|--|
| specified. All measurements are done with SMA-connectors as reference plane.                                                       |  |

| Parameter                                   | Symbol              | Value | Unit | Remark |
|---------------------------------------------|---------------------|-------|------|--------|
| supply voltage                              | Vcc                 | 2.8   | V    |        |
| supply current                              | Icc <sup>[1]</sup>  | 4.3   | mA   |        |
| noise figure                                | NF                  | 1.3   | dB   |        |
| insertion power<br>gain                     | S21  <sup>2</sup>   | 15    | dB   |        |
| input return loss                           | RL <sub>in</sub>    | 10    | dB   |        |
| output return loss                          | RL <sub>out</sub>   | 14    | dB   |        |
| input power at 1<br>dB gain<br>compression  | P <sub>i(1dB)</sub> | -20   | dBm  |        |
| output power at<br>1 dB gain<br>compression | P <sub>o(1dB)</sub> | -6    | dBm  |        |
| input third-order<br>intercept point        | IP31 <sup>[2]</sup> | -12   | dBm  |        |
| output third-order<br>intercept point       | IP30 <sup>[2]</sup> | 3     | dBm  |        |

 $[1] \quad I_{CC(tot)} = I_{CC} + I_{RF_{OUT}} + I_{R_{BIAS}}$ 

[2] The third order intercept point is measured at -30 dBm per tone at RF\_IN ( $f_1 = 100 \text{ MHz}$ ;  $f_2 = 100.2 \text{ MHz}$ )

#### 3.2 Graphs

All the measurements have been done on the application board. The reference planes for the measurements are the SMA-connectors on the application board.









© NXP B.V. 2011. All rights reserved.



AN11090

50 Ohm FM LNA

10 of 14

# 4. Legal information

#### 4.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

#### 4.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors" aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer"s own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

#### 4.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are property of their respective owners.

# 5. List of figures

| 50 Ohm FM LNA schematic         | .3                                                                                                                      |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| PCB material stack              | .4                                                                                                                      |
| Layout and assembly             | .5                                                                                                                      |
| Gain, Input and Output Matching | .7                                                                                                                      |
| Isolation                       | .8                                                                                                                      |
| Input and Output Impedance      | .9                                                                                                                      |
| Stability                       | 10                                                                                                                      |
|                                 | PCB material stack<br>Layout and assembly<br>Gain, Input and Output Matching<br>Isolation<br>Input and Output Impedance |

**Application note** 

# 6. List of tables

| Table 1. | Bill of materials4                          |
|----------|---------------------------------------------|
| Table 2. | Typical measurement results measured on the |
|          | evaluation board6                           |

**Application note** 

# 7. Contents

| 1.  | Introduction        | 3  |
|-----|---------------------|----|
| 2.  | Application Circuit | 3  |
| 2.1 | Components          | 4  |
| 2.2 | PCB Layout          | 4  |
| 3.  | Measurement results | 6  |
| 3.1 | Measurement results | 6  |
| 3.2 | Graphs              | 7  |
| 4.  | Legal information   |    |
| 4.1 | Definitions         | 11 |
| 4.2 | Disclaimers         |    |
| 4.3 | Trademarks          | 11 |
| 5.  | List of figures     | 12 |
| 6.  | List of tables      | 13 |
| 7.  | Contents            | 14 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in the section 'Legal information'.

© NXP B.V. 2011.

#### All rights reserved.

For more information, visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 23 November 2011 Document identifier: AN11090