

## Power Logic 8-BIT SHIFT REGISTER LED DRIVER

Check for Samples: TLC6C598-Q1

## **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C3B
- Wide Vcc From 3 V to 5.5 V
- Output Maximum Rating of.40 V
- Eight Power DMOS Transistor Outputs of 50mA Continuous Current With Vcc = 5 V
- Thermal Shutdown Protection
- Enhanced Cascading for Multiple Stages
- All Registers Cleared With Single Input
- Low Power Consumption
- Slow Switching Time (t<sub>r</sub> and t<sub>f</sub>), Which Helps Significantly With Reducing EMI
- 16-Pin TSSOP-PW Package
- 16-Pin SOIC-D Package

#### **APPLICATIONS**

- Instrumentation Cluster
- Tell-Tale Lamps
- LED Illumination and Control

#### DESCRIPTION

The TLC6C598-Q1 is a monolithic, medium-voltage, low-current power 8-bit shift register designed for use in systems that require relatively moderate load power, such as LEDs.

This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. Data transfers through both the shift and storage registers on the rising edge of the shiftregister clock (SRCK) and the register clock (RCK), respectively. The storage register transfers data to the output buffer when shift register clear (CLR) is high. A low on CLR clears all registers in the device. Holding the output enable (G) high, holds all data in the output buffers low, and all drain outputs are off. Holding G low makes data from the storage register transparent to the output buffers. When data in the output buffers is low, the DMOS transistor outputs are off. When data is high, the DMOS transistor outputs have sink-current capability. The serial output (SER OUT) clocks out of the device on the falling edge of SRCK to provide additional hold time for cascaded applications. This provides improved performance for applications where clock signals may be skewed, devices are not located near one another, or the system must tolerate electromagnetic interference. The device contains built-in thermal shutdown protection.

Outputs are low-side, open-drain DMOS transistors with output ratings of 40 V and 50 mA continuous sink-current capabilities when Vcc = 5 V. The current limit decreases as the junction temperature increases for additional device protection. The device also provides up to 2000 V of ESD protection when tested using the human-body model and 200 V when using the machine model.

The TLC6C598-Q1 characterization is for for operation over the operating ambient temperature range of −40°C to 125°C.

#### APPLICATION SCHEMATIC



Figure 1. Typical Application Schematic



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ORDERING INFORMATION

For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

#### **Logic Diagram (Positive Logic)** G RCK DRAIN0 CLR D D SRCK -> C1 > C1 CLR CLR DRAIN1 SER IN D D > C1 > C1 CLR CLR DRAIN2 D D > C1 > C1 CLR CLR DRAIN3 D D > C1 > C1 CLR CLR DRAIN4 D D > C1 > C1 CLR CLR DRAIN5 D D > C1 > C1 CLR CLR DRAIN6 D D > C1 > C1 CLR CLR DRAIN7 D D > C1 C1 CLR GND D C1 - SER OUT CLR

Figure 2. Logic Diagram of TLC6C598-Q1



#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted) (1)

|                    |                                      | VALUE                         |     |      |
|--------------------|--------------------------------------|-------------------------------|-----|------|
|                    |                                      | MIN                           | MAX | UNIT |
| V <sub>CC</sub>    | Logic supply voltage                 | -0.3                          | 8   | V    |
| VI                 | Logic input-voltage range            | -0.3                          | 8   | V    |
| V <sub>DS</sub>    | Power DMOS drain-to-source voltage   | -0.3                          | 42  | V    |
|                    | Continuous total dissipation         | See Thermal Information table |     |      |
| ESD <sup>(2)</sup> | Electrostatic discharge HBM          |                               | 2   | kV   |
| T <sub>A</sub>     | Operating ambient temperature        | -40                           | 125 | °C   |
| T <sub>stg</sub>   | Storage temperature range            | -55                           | 165 | °C   |
| T <sub>J</sub>     | Operating junction temperature range | -40                           | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)</sup>                | TLC6C        | 598-Q1      |      |
|------------------|----------------------------------------------|--------------|-------------|------|
|                  | THERMAL METRIC                               | PW (16 PINS) | D (16 PINS) | UNIT |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 129.4        | 100         | °C/W |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 55.4         | 45          | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 65.8         | 40          | °C/W |
| ΨЈТ              | Junction-to-top characterization parameter   | 9.9          | 10          | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter | 65.2         | 40          | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | NA           | NA          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: TLC6C598-Q1

<sup>(2)</sup> The human-body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each pin.



## **RECOMMENDED OPERATING CONDITIONS**

|                 |                                      | MIN | MAX | UNIT |
|-----------------|--------------------------------------|-----|-----|------|
| $V_{CC}$        | Supply voltage                       | 3   | 5.5 | V    |
| $V_{IH}$        | High-level input voltage             | 2.4 |     | V    |
| V <sub>IL</sub> | Low-level input voltage              |     | 0.7 | V    |
| t <sub>su</sub> | Setup time, SER IN high before SRCK↑ | 15  |     | ns   |
| t <sub>h</sub>  | Hold time, SER IN high after SRCK↑   | 15  |     | ns   |
| t <sub>w</sub>  | Pulse duration                       | 40  |     | ns   |
| T <sub>A</sub>  | Operating ambient temperature        | -40 | 125 | °C   |

## **ELECTRICAL CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_{C} = 25^{\circ}\text{C} \text{ (unless otherwise noted)}$ 

| PARAMETER             |                                               | TEST CONDI                                                    | MIN                            | TYP   | MAX       | UNIT         |    |
|-----------------------|-----------------------------------------------|---------------------------------------------------------------|--------------------------------|-------|-----------|--------------|----|
|                       | DRAIN0 to DRAIN7. Drain-to-<br>source voltage |                                                               |                                |       |           | 40           | V  |
| \/                    | High-level output voltage, SER                | I <sub>OH</sub> = -20 μA                                      | V <sub>CC</sub> = 5 V          | 4.9   | 4.99      |              | V  |
| $V_{OH}$              | OŬT                                           | $I_{OH} = -4 \text{ mA}$                                      | v <sub>CC</sub> = 2 v          | 4.5   | 4.69      |              | V  |
| M                     | Low-level output voltage, SER                 | I <sub>OH</sub> = 20 μA                                       | \/ <b>F</b> \/                 |       | 0.001     | 0.01         | V  |
| V <sub>OL</sub>       | OUT                                           | I <sub>OH</sub> = 4 mA                                        | V <sub>CC</sub> = 5 V          |       | 0.25      | 0.4          | V  |
| I <sub>IH</sub>       | High-level input current                      | $V_{CC} = 5 \text{ V}, V_{I} = V_{CC}$                        |                                |       | 0.2       |              | μΑ |
| I <sub>IL</sub>       | Low-level input current                       | $V_{CC} = 5 \text{ V}, V_{I} = 0$                             |                                |       | -0.2      |              | μΑ |
| I <sub>cc</sub>       | Logic supply current                          | V <sub>CC</sub> = 5 V, no clock signal                        | All outputs off All outputs on |       | 0.1<br>88 | 1<br>160     | μA |
| I <sub>CC(FRQ)</sub>  | Logic supply current at frequency             | f <sub>SRCK</sub> = 5 MHz, C <sub>L</sub> = 30 pF             | All outputs on                 |       | 200       | 100          | μA |
| ·CC(FRQ)              | zog.o capp.y can ent at noquency              | V <sub>DS</sub> = 30 V                                        | V <sub>CC</sub> = 5 V          |       |           | 0.1          |    |
| I <sub>DSX</sub>      | Off-state drain current                       | V <sub>DS</sub> = 30 V, T <sub>C</sub> = 125°C                | V <sub>CC</sub> = 5 V          |       | 0.15      | 0.3          | μA |
|                       | Static drain-source on-state                  | $I_D = 20$ mA, $V_{CC} = 5$ V, $T_A = 2$<br>Single channel ON | 6                              | 7.41  | 8.6       | <del>`</del> |    |
|                       |                                               | $I_D = 20$ mA, $V_{CC} = 5$ V, $T_A = 2$<br>All channels ON   | 6.7                            | 8.3   | 9.6       |              |    |
|                       |                                               | $I_D = 20$ mA, $V_{CC} = 3.3$ V, $T_A = $ Single channel ON   | 7.9                            | 9.34  | 11.2      |              |    |
|                       |                                               | $I_D$ = 20 mA, $V_{CC}$ = 3.3 V, $T_A$ = All channels ON      | 8.7                            | 10.25 | 12.3      |              |    |
| r <sub>DS(on)</sub>   | resistance                                    | $I_D = 20$ mA, $V_{CC} = 5$ V, $T_A = 1$<br>Single channel ON | 9.1                            | 11.13 | 12.9      | Ω            |    |
|                       |                                               | $I_D = 20$ mA, $V_{CC} = 5$ V, $T_A = 1$ All channels ON      | 10.3                           | 12.28 | 14.5      |              |    |
|                       |                                               | $I_D$ = 20 mA, $V_{CC}$ = 3.3 V, $T_A$ = Single channel ON    | 11.6                           | 13.69 | 16.4      |              |    |
|                       |                                               | $I_D$ = 20 mA, $V_{CC}$ = 3.3 V, $T_A$ = All channels ON      | = 125°C,                       | 12.8  | 14.89     | 18.2         |    |
| T <sub>SHUTDOWN</sub> | Thermal shutdown trip point                   |                                                               |                                | 150   | 175       | 200          | °C |
| T <sub>hys</sub>      | Hysteresis                                    |                                                               |                                |       | 15        |              | °C |

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated



## **SWITCHING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_J = 25^{\circ}\text{C}$ 

|                      | PARAMETER                                                            | TEST CONDITIONS                                         | MIN TYP | MAX | UNIT |
|----------------------|----------------------------------------------------------------------|---------------------------------------------------------|---------|-----|------|
| t <sub>PLH</sub>     | Propagation delay time, low-to-high-level output from G              |                                                         | 220     |     | ns   |
| t <sub>PHL</sub>     | Propagation delay time, high-to-low-level output from $\overline{G}$ | C 20 nF   40 mA, and                                    | 75      |     | ns   |
| t <sub>r</sub>       | Rise time, drain output                                              | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}; \text{ see}$ | 210     |     | ns   |
| t <sub>f</sub>       | Fall time, drain output                                              |                                                         | 128     |     | ns   |
| t <sub>pd</sub>      | Propagation delay time, SRCK↓ to SEROUT                              | $C_L = 30 \text{ pF}, I_D = 48 \text{ mA}$              | 49.4    |     | ns   |
| t <sub>or</sub>      | SEROUT rise time (10% to 90%)                                        | C <sub>L</sub> = 30 pF                                  | 20      |     | ns   |
| t <sub>of</sub>      | SEROUT fall time (90% to 10%)                                        | C <sub>L</sub> = 30 pF                                  | 20      |     | ns   |
| f <sub>(SRCK)</sub>  | Serial clock frequency                                               | $C_L = 30 \text{ pF}, I_D = 20 \text{ mA}$              |         | 10  | MHz  |
| t <sub>SRCK_WH</sub> | SRCK pulse duration, high                                            |                                                         | 30      |     | ns   |
| t <sub>SRCK_WL</sub> | SRCK pulse duration, low                                             |                                                         | 30      |     | ns   |

Copyright © 2012–2013, Texas Instruments Incorporated



#### **DEVICE INFORMATION**

### **PIN CONFIGURATIONS**



Figure 3. PW-Package Pin Configuration of TLC6C598-Q1

Figure 4. D-Package Pin Configuration of TLC6C598-Q1

#### **PIN FUNCTIONS**

| NAME            | NO. | I/O | DESCRIPTION                      |
|-----------------|-----|-----|----------------------------------|
| CLR             | 7   | I   | Shift register clear, active-low |
| DRAIN0          | 3   | 0   | Open-drain output                |
| DRAIN1          | 4   | 0   | Open-drain output                |
| DRAIN2          | 5   | 0   | Open-drain output                |
| DRAIN3          | 6   | 0   | Open-drain output                |
| DRAIN4          | 11  | 0   | Open-drain output                |
| DRAIN5          | 12  | 0   | Open-drain output                |
| DRAIN6          | 13  | 0   | Open-drain output                |
| DRAIN7          | 14  | 0   | Open-drain output                |
| G               | 8   | I   | Output enable, active-low        |
| GND             | 16  | _   | Power ground                     |
| RCK             | 10  | I   | Register clock                   |
| SER IN          | 2   | I   | Serial data input                |
| SER OUT         | 9   | 0   | Serial data output               |
| SRCK            | 15  | I   | Shift register clock             |
| V <sub>CC</sub> | 1   | I   | Power supply                     |

### **PIN DESCRIPTIONS**

**CLR** is the signal <u>used</u> to clear all the <u>registers</u>. The storage register transfers data to the output buffer when shift register clear (CLR) is high. Driving CLR low clears all the registers in the device.

**DRAIN0-DRAIN7** are the LED current-sink channels. These pins connect to LED cathodes, and can survive up to 40-V LED supply voltage. This is quite helpful during automotive load-dump conditions.

Submit Documentation Feedback

Copyright © 2012–2013, Texas Instruments Incorporated



 $\overline{\mathbf{G}}$  is the LED-channel enable and disable input pin. Having  $\overline{\mathbf{G}}$  low enables all drain channels according to the output-latch register content. When high, all channels are off.

GND is the ground reference pin for the device. This pin must connect to the ground plane on the PCB.

**RCK** is the storage-register clock. The data in each shift register stage transfers to the storage register at the rising edge of RCK. Data in the storage register appears at the output whenever the output enable  $(\overline{G})$  input signal is high.

SER IN is the serial data input. Data on SER IN loads into the internal register on each rising edge of SRCK.

**SER OUT** is the serial data output of the 8-bit serial shift register. The purpose of this pin is to cascade several devices on the serial bus. By connecting the SER OUT pin to the SER IN input of the next device on the serial bus to cascade, the data transfers to the next device on the falling edge of SRCK. This can improve the cascade application reliability, as it can avoid the issue that the second device receives SRCK and data input at the same rising edge of SRCK.

**SRCK** is the serial clock input. On each rising SRCK edge, data transfers from SER IN to the internal serial shift registers.

 $V_{CC}$  is the power-supply pin voltage for the device. TI recommends adding a 0.1- $\mu F$  ceramic capacitor close to the pin.

#### THERMAL SHUTDOWN

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 175°C (typical). The thermal shutdown forces the device to have an open state when the junction temperature exceeds the thermal trip threshold. Once the junction temperature decreases below 160°C (typical), the device begins to operate again.

Product Folder Links: TLC6C598-Q1

SLIS142B - DECEMBER 2012-REVISED MARCH 2013



### **APPLICATION INFORMATION**

Figure 5 shows a typical cascade application circuit with two TLC6C598-Q1 chips configured to cascade topology. The MCU generates all the input signals.



Figure 5. Typical Application Circuit

#### PARAMETER MEASUREMENT INFORMATION

Figure 6 and Figure 7 show the resistive-load test circuit and voltage waveforms. One can see from Figure 7 that with G held low and CLR held high, the status of each drain changes on the rising edge of the register clock, indicating the transfer of data to the output buffers at that time.



## **PARAMETER MEASUREMENT INFORMATION (continued)**



A.  $C_L$  includes probe and jig capacitance.

Figure 6. Resistive-Load Test Circuit



Figure 7. Voltage Waveforms



## PARAMETER MEASUREMENT INFORMATION (continued)

## **Timing Waveform**

Figure 8 shows the SER IN to SER OUT waveform. The output signal appears on the falling edge of the shift register clock (SRCK) because there is a phase inverter at SER OUT (see Figure 2). As a result, it takes seven and a half periods of SRCK for data to transfer from SER IN to SER OUT.



Figure 8. SER IN to SER OUT Waveform

Figure 9 shows the switching times and voltage waveforms. Tests for all these parameters took place using the test circuit shown in Figure 6.



Figure 9. Switching Times and Voltage Waveforms



### TYPICAL CHARACTERISTICS





Conditions for Figure 12 and Figure 13: Single channel on





### **TYPICAL CHARACTERISTICS**

Conditions for Figure 14, Figure 15 and Figure 16: All channels on





Copyright © 2012–2013, Texas Instruments Incorporated



## **TYPICAL CHARACTERISTICS (continued)**

Conditions for Figure 14, Figure 15 and Figure 16: All channels on







## PACKAGE OPTION ADDENDUM

31-May-2013

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TLC6C598QDRQ1    | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TLC6C598             | Samples |
| TLC6C598QPWRQ1   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | 6C598                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 3-Jun-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | _     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC6C598QDRQ1  | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| TLC6C598QPWRQ1 | TSSOP | PW                 | 16 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2013



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC6C598QDRQ1  | SOIC         | D               | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| TLC6C598QPWRQ1 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>