## **Power MOSFET** 60 V, 1.2 mΩ, 287 A, Single N–Channel

#### Features

- Small Footprint (5x6 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Q<sub>G</sub> and Capacitance to Minimize Driver Losses
- NVMFS5C604NLWF Wettable Flank Option for Enhanced Optical Inspection
- AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

# ON

### **ON Semiconductor®**

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |  |
|----------------------|-------------------------|--------------------|--|
| 60 V                 | 1.2 mΩ @ 10 V           | 007 4              |  |
| 00 V                 | 1.7 mΩ @ 4.5 V          | 287 A              |  |

#### Parameter Symbol Value Unit Drain-to-Source Voltage VDSS 60 V Gate-to-Source Voltage V<sub>GS</sub> ±20 V Continuous Drain $T_{\rm C} = 25^{\circ}{\rm C}$ 287 A $I_D$ Current R<sub>0JC</sub> $T_{\rm C} = 100^{\circ}{\rm C}$ 203 (Notes 1, 3) Steadv State Power Dissipation $T_C = 25^{\circ}C$ PD 200 W $R_{\theta JC}$ (Note 1) $T_{C} = 100^{\circ}C$ 100 $T_A = 25^{\circ}C$ Continuous Drain $\mathsf{I}_\mathsf{D}$ 40 А Current R<sub>0JA</sub> $T_A = 100^{\circ}\overline{C}$ 28 (Notes 1, 2, 3) Steady State Power Dissipation W $T_A = 25^{\circ}C$ $P_D$ 3.9 $R_{\theta JA}$ (Notes 1 & 2) $T_A = 100^{\circ}\overline{C}$ 1.9 Pulsed Drain Current $T_A = 25^{\circ}C, t_p = 10 \ \mu s$ 900 А IDM **Operating Junction and Storage Temperature** T<sub>J</sub>, T<sub>stg</sub> -55 to °C +175Source Current (Body Diode) 203 А IS Single Pulse Drain-to-Source Avalanche 776 mJ E<sub>AS</sub> Energy $(I_{L(pk)} = 22 \text{ A})$ Lead Temperature for Soldering Purposes T 260 °C (1/8" from case for 10 s)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol          | Value | Unit |
|---------------------------------------------|-----------------|-------|------|
| Junction-to-Case - Steady State             | $R_{\theta JC}$ | 0.75  | °C/W |
| Junction-to-Ambient - Steady State (Note 2) | $R_{\thetaJA}$  | 39    |      |

1. The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.

2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad.

3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and duty cycle.





D

#### **ORDERING INFORMATION**

See detailed ordering, marking and shipping information in the package dimensions section on page 5 of this data sheet.



#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise specified)

| Parameter                                                    | Symbol                              | Test Condition                                                                      |                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                     | •                                                                                   |                        |     |      |      | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                | $V_{GS} = 0 V, I_D =$                                                               | = 250 μA               | 60  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /              |                                                                                     |                        |     | 22.9 |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                    | $V_{GS} = 0 V,$                                                                     | $T_J = 25^{\circ}C$    |     |      | 1.0  | μΑ    |
|                                                              |                                     | $V_{DS} = 60 V$ $T_{J} = 125$                                                       | T <sub>J</sub> = 125°C |     |      | 250  |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                    | $V_{DS} = 0 V, V_{GS} = \pm 16 V$                                                   |                        |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 4)                                  |                                     |                                                                                     |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                 | $V_{GS} = V_{DS}$ , $I_D = 250 \ \mu A$                                             |                        | 1.2 |      | 2.0  | V     |
| Threshold Temperature Coefficient                            | V <sub>GS(TH)</sub> /T <sub>J</sub> |                                                                                     |                        |     | -5.9 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | V <sub>GS</sub> = 10 V                                                              | I <sub>D</sub> = 50 A  |     | 0.93 | 1.2  |       |
|                                                              |                                     | V <sub>GS</sub> = 4.5 V                                                             | I <sub>D</sub> = 50 A  |     | 1.25 | 1.7  | mΩ    |
| Forward Transconductance                                     | 9 <sub>FS</sub>                     | V <sub>DS</sub> = 15 V, I                                                           | <sub>D</sub> = 50 A    |     | 180  |      | S     |
| CHARGES, CAPACITANCES & GATE RE                              | SISTANCE                            |                                                                                     |                        |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                    | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 25 V                            |                        |     | 8900 |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                    |                                                                                     |                        |     | 3750 |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                    |                                                                                     |                        |     | 40   |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                 | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 30 V; I <sub>D</sub> = 50 A              |                        |     | 52   |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                 | $V_{GS}$ = 10 V, $V_{DS}$ = 30 V; $I_{D}$ = 50 A                                    |                        |     | 120  |      | 1     |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                  | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 30 V; I <sub>D</sub> = 50 A              |                        |     | 6.4  |      | nC    |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>                     |                                                                                     |                        |     | 21.4 |      |       |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>                     |                                                                                     |                        |     | 12.7 |      |       |
| Plateau Voltage                                              | V <sub>GP</sub>                     |                                                                                     |                        |     | 2.8  |      | V     |
| SWITCHING CHARACTERISTICS (Note \$                           | 5)                                  |                                                                                     |                        |     |      |      |       |
| Turn–On Delay Time                                           | t <sub>d(ON)</sub>                  | $V_{GS}$ = 4.5 V, $V_{DS}$ = 30 V,<br>I <sub>D</sub> = 50 A, R <sub>G</sub> = 2.5 Ω |                        |     | 21.8 |      | - ns  |
| Rise Time                                                    | tr                                  |                                                                                     |                        |     | 79.1 |      |       |
| Turn–Off Delay Time                                          | t <sub>d(OFF)</sub>                 |                                                                                     |                        |     | 57.8 |      |       |
| Fall Time                                                    | t <sub>f</sub>                      |                                                                                     |                        |     | 81.3 |      |       |
| DRAIN-SOURCE DIODE CHARACTERIS                               | STICS                               |                                                                                     |                        |     | •    |      |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>                     | $V_{GS} = 0 V,$<br>$I_{S} = 50 A$                                                   | $T_J = 25^{\circ}C$    |     | 0.78 | 1.2  |       |
|                                                              |                                     |                                                                                     | T <sub>J</sub> = 125°C |     | 0.64 |      | V     |
| Reverse Recovery Time                                        | t <sub>RR</sub>                     | V <sub>GS</sub> = 0 V, dIS/dt = 100 A/μs,<br>I <sub>S</sub> = 50 A                  |                        |     | 98   |      | ns    |
| Charge Time                                                  | ta                                  |                                                                                     |                        |     | 45   |      |       |
| Discharge Time                                               | t <sub>b</sub>                      |                                                                                     |                        |     | 53   |      |       |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                     |                                                                                     |                        | L   | 190  |      | nC    |

Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%.
Switching characteristics are independent of operating junction temperatures.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**





Figure 13. Thermal Characteristics

#### **DEVICE ORDERING INFORMATION**

| Device            | Marking | Package                            | Shipping <sup>†</sup> |
|-------------------|---------|------------------------------------|-----------------------|
| NVMFS5C604NLT1G   | 5C604L  | DFN5<br>(Pb–Free)                  | 1500 / Tape & Reel    |
| NVMFS5C604NLWFT1G | 604LWF  | DFN5<br>(Pb–Free, Wettable Flanks) | 1500 / Tape & Reel    |
| NVMFS5C604NLT3G   | 5C604L  | DFN5<br>(Pb–Free)                  | 5000 / Tape & Reel    |
| NVMFS5C604NLWFT3G | 604LWF  | DFN5<br>(Pb–Free, Wettable Flanks) | 5000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemic.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use as components insystems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death masociated with such unintended or unauthorized use, even if such claim alleges that SCILLC as negliging the design or unautfacture or the subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative